# life.augmented

# STM32L486xx

Datasheet - production data

## Ultra-low-power ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit MCU+FPU, 100DMIPS, 1MB Flash, 128KB SRAM, USB OTG FS, LCD, ext. SMPS, AES

## Features

- Ultra-low-power with FlexPowerControl
  - 1.71 V to 3.6 V power supply
  - -40 °C to 85/105/125 °C temperature range
  - 300 nA in V<sub>BAT</sub> mode: supply for RTC and 32x32-bit backup registers
  - 30 nA Shutdown mode (5 wakeup pins)
  - 120 nA Standby mode (5 wakeup pins)
  - 420 nA Standby mode with RTC
  - 1.1 μA Stop 2 mode, 1.4 μA with RTC
  - 100 µA/MHz run mode (LDO Mode)
  - 39 µA/MHz run mode (@3.3 V SMPS Mode)
  - Batch acquisition mode (BAM)
  - 4 µs wakeup from Stop mode
  - Brown out reset (BOR)
  - Interconnect matrix
- Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait-state execution from Flash memory, frequency up to 80 MHz, MPU, 100DMIPS and DSP instructions
- Performance benchmark
  - 1.25 DMIPS/MHz (Drystone 2.1)
  - 273.55 CoreMark<sup>®</sup> (3.42 CoreMark/MHz @ 80 MHz)
- Energy benchmark
- 220 ULPBENCH<sup>®</sup> score
- Clock Sources
  - 4 to 48 MHz crystal oscillator
  - 32 kHz crystal oscillator for RTC (LSE)
  - Internal 16 MHz factory-trimmed RC (±1%)
  - Internal low-power 32 kHz RC (±5%)
  - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than ±0.25 % accuracy)
  - 3 PLLs for system clock, USB, audio, ADC



- Up to 114 fast I/Os, most 5 V-tolerant, up to 14 I/Os with independent supply down to 1.08 V
- RTC with HW calendar, alarms and calibration
- LCD 8× 40 or 4× 44 with step-up converter
- Up to 24 capacitive sensing channels: support touchkey, linear and rotary touch sensors
- 16x timers: 2x 16-bit advanced motor-control, 2x 32-bit and 5x 16-bit general purpose, 2x 16bit basic, 2x low-power 16-bit timers (available in Stop mode), 2x watchdogs, SysTick timer
- Memories
  - 1 MB Flash, 2 banks read-while-write, proprietary code readout protection
  - 128 KB of SRAM including 32 KB with hardware parity check
  - External memory interface for static memories supporting SRAM, PSRAM, NOR and NAND memories
  - Quad SPI memory interface
- 4x digital filters for sigma delta modulator
- Rich analog peripherals (independent supply)
  - 3× 12-bit ADC 5 Msps, up to 16-bit with hardware oversampling, 200 µA/Msps
  - 2x 12-bit DAC, low-power sample and hold
  - 2x operational amplifiers with built-in PGA
  - 2x ultra-low-power comparators
- AES: 128/256-bit key encryption hardware accelerator
- 20x communication interfaces
  - USB OTG 2.0 full-speed, LPM and BCD
  - 2x SAIs (serial audio interface)
  - 3x I2C FM+(1 Mbit/s), SMBus/PMBus
  - 5x USARTs (ISO 7816, LIN, IrDA, modem)

DocID025977 Rev 6

This is information on a product in full production.

- 1x LPUART (Stop 2 wake-up)
- 3x SPIs (4x SPIs with the Quad SPI)
- CAN (2.0B Active) and SDMMC interface
- SWPMI single wire protocol master I/F
- IRTIM (Infrared interface)

- 14-channel DMA controller
- True random number generator
- CRC calculation unit, 96-bit unique ID
- Development support: serial wire debug (SWD), JTAG, Embedded Trace Macrocell<sup>™</sup>

| Table | 1. | Device | summary |
|-------|----|--------|---------|
|-------|----|--------|---------|

| Reference   | Part numbers                                                    |
|-------------|-----------------------------------------------------------------|
| STM32L486xx | STM32L486JG, STM32L486QG, STM32L486RG, STM32L486VG, STM32L486ZG |



## Contents

| 1 | Intro | duction            |                                                   | . 13 |
|---|-------|--------------------|---------------------------------------------------|------|
| 2 | Desc  | ription .          |                                                   | . 14 |
| 3 | Func  | tional o           | verview                                           | . 18 |
|   | 3.1   | ARM <sup>®</sup> ( | Cortex <sup>®</sup> -M4 core with FPU             | . 18 |
|   | 3.2   | Adaptiv            | e real-time memory accelerator (ART Accelerator™) | . 18 |
|   | 3.3   | Memory             | y protection unit                                 | . 18 |
|   | 3.4   | Embed              | ded Flash memory                                  | . 19 |
|   | 3.5   | Embed              | ded SRAM                                          | . 20 |
|   | 3.6   | Firewal            | l                                                 | . 20 |
|   | 3.7   | Boot me            | odes                                              | . 21 |
|   | 3.8   | Cyclic r           | edundancy check calculation unit (CRC)            | . 21 |
|   | 3.9   | Power s            | supply management                                 | . 21 |
|   |       | 3.9.1              | Power supply schemes                              | 21   |
|   |       | 3.9.2              | Power supply supervisor                           | 22   |
|   |       | 3.9.3              | Voltage regulator                                 | 24   |
|   |       | 3.9.4              | Low-power modes                                   | 24   |
|   |       | 3.9.5              | Reset mode                                        | 33   |
|   |       | 3.9.6              | VBAT operation                                    | 33   |
|   | 3.10  | Intercor           | nnect matrix                                      | . 34 |
|   | 3.11  | Clocks             | and startup                                       | . 36 |
|   | 3.12  | Genera             | I-purpose inputs/outputs (GPIOs)                  | . 39 |
|   | 3.13  | Direct n           | nemory access controller (DMA)                    | . 39 |
|   | 3.14  | Interrup           | ots and events                                    | . 40 |
|   |       | 3.14.1             | Nested vectored interrupt controller (NVIC)       | 40   |
|   |       | 3.14.2             | Extended interrupt/event controller (EXTI)        | 40   |
|   | 3.15  | Analog             | to digital converter (ADC)                        | . 41 |
|   |       | 3.15.1             | Temperature sensor                                | 41   |
|   |       | 3.15.2             | Internal voltage reference (VREFINT)              | 42   |
|   |       | 3.15.3             | VBAT battery voltage monitoring                   |      |
|   | 3.16  | Digital t          | o analog converter (DAC)                          | . 42 |



| 3.17  | Voltage                                                           | e reference buffer (VREFBUF)                                         | 43 |  |
|-------|-------------------------------------------------------------------|----------------------------------------------------------------------|----|--|
| 3.18  | Compa                                                             | rators (COMP)                                                        | 44 |  |
| 3.19  | Operational amplifier (OPAMP)                                     |                                                                      |    |  |
| 3.20  | Touch s                                                           | sensing controller (TSC)                                             | 44 |  |
| 3.21  | Liquid o                                                          | crystal display controller (LCD)                                     | 45 |  |
| 3.22  | Digital                                                           | filter for Sigma-Delta Modulators (DFSDM)                            | 45 |  |
| 3.23  | Randor                                                            | m number generator (RNG)                                             | 47 |  |
| 3.24  | Advanc                                                            | ced encryption standard hardware accelerator (AES)                   | 47 |  |
| 3.25  | Timers                                                            | and watchdogs                                                        | 48 |  |
|       | 3.25.1                                                            | Advanced-control timer (TIM1, TIM8)                                  | 48 |  |
|       | 3.25.2                                                            | General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM15, TIM16, TIM17) | 49 |  |
|       | 3.25.3                                                            | Basic timers (TIM6 and TIM7)                                         | 49 |  |
|       | 3.25.4                                                            | Low-power timer (LPTIM1 and LPTIM2)                                  | 49 |  |
|       | 3.25.5                                                            | Infrared interface (IRTIM)                                           |    |  |
|       | 3.25.6                                                            | Independent watchdog (IWDG)                                          |    |  |
|       | 3.25.7                                                            | System window watchdog (WWDG)                                        |    |  |
|       | 3.25.8                                                            | SysTick timer                                                        |    |  |
| 3.26  |                                                                   | me clock (RTC) and backup registers                                  |    |  |
| 3.27  |                                                                   | tegrated circuit interface (I <sup>2</sup> C)                        |    |  |
| 3.28  |                                                                   | sal synchronous/asynchronous receiver transmitter (USART)            |    |  |
| 3.29  | Low-power universal asynchronous receiver transmitter (LPUART) 54 |                                                                      |    |  |
| 3.30  | Serial p                                                          | peripheral interface (SPI)                                           | 55 |  |
| 3.31  | Serial a                                                          | audio interfaces (SAI)                                               | 55 |  |
| 3.32  | Single                                                            | wire protocol master interface (SWPMI)                               | 56 |  |
| 3.33  | Control                                                           | ller area network (CAN)                                              | 56 |  |
| 3.34  | Secure                                                            | e digital input/output and MultiMediaCards Interface (SDMMC)         | 57 |  |
| 3.35  | Univers                                                           | sal serial bus on-the-go full-speed (OTG_FS)                         | 57 |  |
| 3.36  | Flexible                                                          | e static memory controller (FSMC)                                    | 58 |  |
| 3.37  | Quad S                                                            | SPI memory interface (QUADSPI)                                       | 59 |  |
| 3.38  | Develo                                                            | pment support                                                        | 60 |  |
|       | 3.38.1                                                            | Serial wire JTAG debug port (SWJ-DP)                                 | 60 |  |
|       | 3.38.2                                                            | Embedded Trace Macrocell™                                            | 60 |  |
| Pinou | uts and                                                           | pin description                                                      | 61 |  |

4



| 5 | Mem   | ory ma                    | pping                                                                                     |  |  |
|---|-------|---------------------------|-------------------------------------------------------------------------------------------|--|--|
| 6 | Elect | ectrical characteristics1 |                                                                                           |  |  |
|   | 6.1   | Param                     | eter conditions                                                                           |  |  |
|   |       | 6.1.1                     | Minimum and maximum values                                                                |  |  |
|   |       | 6.1.2                     | Typical values                                                                            |  |  |
|   |       | 6.1.3                     | Typical curves                                                                            |  |  |
|   |       | 6.1.4                     | Loading capacitor                                                                         |  |  |
|   |       | 6.1.5                     | Pin input voltage                                                                         |  |  |
|   |       | 6.1.6                     | Power supply scheme                                                                       |  |  |
|   |       | 6.1.7                     | Current consumption measurement                                                           |  |  |
|   | 6.2   | Absolu                    | te maximum ratings 109                                                                    |  |  |
|   | 6.3   | Operat                    | ing conditions                                                                            |  |  |
|   |       | 6.3.1                     | General operating conditions                                                              |  |  |
|   |       | 6.3.2                     | Operating conditions at power-up / power-down                                             |  |  |
|   |       | 6.3.3                     | Embedded reset and power control block characteristics                                    |  |  |
|   |       | 6.3.4                     | Embedded voltage reference 116                                                            |  |  |
|   |       | 6.3.5                     | Supply current characteristics                                                            |  |  |
|   |       | 6.3.6                     | Wakeup time from low-power modes and voltage scaling         transition times         145 |  |  |
|   |       | 6.3.7                     | External clock source characteristics                                                     |  |  |
|   |       | 6.3.8                     | Internal clock source characteristics                                                     |  |  |
|   |       | 6.3.9                     | PLL characteristics                                                                       |  |  |
|   |       | 6.3.10                    | Flash memory characteristics                                                              |  |  |
|   |       | 6.3.11                    | EMC characteristics                                                                       |  |  |
|   |       | 6.3.12                    | Electrical sensitivity characteristics                                                    |  |  |
|   |       | 6.3.13                    | I/O current injection characteristics                                                     |  |  |
|   |       | 6.3.14                    | I/O port characteristics                                                                  |  |  |
|   |       | 6.3.15                    | NRST pin characteristics                                                                  |  |  |
|   |       | 6.3.16                    | Extended interrupt and event controller input (EXTI) characteristics 170                  |  |  |
|   |       | 6.3.17                    | Analog switches booster                                                                   |  |  |
|   |       | 6.3.18                    | Analog-to-Digital converter characteristics                                               |  |  |
|   |       | 6.3.19                    | Digital-to-Analog converter characteristics                                               |  |  |
|   |       | 6.3.20                    | Voltage reference buffer characteristics                                                  |  |  |
|   |       | 6.3.21                    | Comparator characteristics                                                                |  |  |
|   |       | 6.3.22                    | Operational amplifiers characteristics                                                    |  |  |
|   |       | 6.3.23                    | Temperature sensor characteristics                                                        |  |  |



|   |       | 6.3.24   | V <sub>BAT</sub> monitoring characteristics | 6 |
|---|-------|----------|---------------------------------------------|---|
|   |       | 6.3.25   | LCD controller characteristics              | 7 |
|   |       | 6.3.26   | DFSDM characteristics                       | 9 |
|   |       | 6.3.27   | Timer characteristics                       | 0 |
|   |       | 6.3.28   | Communication interfaces characteristics    | 2 |
|   |       | 6.3.29   | FSMC characteristics                        | 5 |
|   |       | 6.3.30   | SWPMI characteristics                       | 2 |
| 7 | Packa | age info | rmation                                     | 3 |
|   | 7.1   | LQFP14   | 4 package information                       | 3 |
|   | 7.2   | UFBGA    | 132 package information                     | 7 |
|   | 7.3   | LQFP10   | 0 package information                       | 0 |
|   | 7.4   | WLCSP    | 72 package information 243                  | 3 |
|   | 7.5   | LQFP64   | package information 240                     | 6 |
|   | 7.6   | Therma   | characteristics                             | 9 |
|   |       | 7.6.1    | Reference document                          | 9 |
|   |       | 7.6.2    | Selecting the product temperature range     | 9 |
| 8 | Order | ing info | rmation                                     | 2 |
| 9 | Revis | ion hist | ory                                         | 3 |



## List of tables

| Table 1.  | Device summary                                                                   | . 2 |
|-----------|----------------------------------------------------------------------------------|-----|
| Table 2.  | STM32L486xx family device features and peripheral counts                         | 15  |
| Table 3.  | Access status versus readout protection level and execution modes.               | 19  |
| Table 4.  | STM32L486xx modes overview                                                       |     |
| Table 5.  | Functionalities depending on the working mode                                    |     |
| Table 6.  | STM32L486xx peripherals interconnect matrix                                      |     |
| Table 7.  | DMA implementation                                                               |     |
| Table 8.  | Temperature sensor calibration values.                                           |     |
| Table 9.  | Internal voltage reference calibration values                                    |     |
| Table 10. | DFSDM1 implementation                                                            |     |
| Table 11. | Timer feature comparison                                                         |     |
| Table 12. | I2C implementation.                                                              |     |
| Table 13. | STM32L486xx USART/UART/LPUART features                                           |     |
| Table 14. | SAI implementation.                                                              | 56  |
| Table 15. | Legend/abbreviations used in the pinout table                                    |     |
| Table 16. | STM32L486xx pin definitions                                                      |     |
| Table 17. | Alternate function AF0 to AF7 (for AF8 to AF15 see Table 18)                     |     |
| Table 18. | Alternate function AF8 to AF15 (for AF0 to AF7 see Table 17)                     |     |
| Table 19. | STM32L486xx memory map and peripheral register boundary addresses                |     |
| Table 20. | Voltage characteristics                                                          |     |
| Table 21. | Current characteristics                                                          |     |
| Table 22. | Thermal characteristics                                                          |     |
| Table 23. | General operating conditions                                                     | 12  |
| Table 24. | Operating conditions at power-up / power-down                                    |     |
| Table 25. | Embedded reset and power control block characteristics                           |     |
| Table 26. | Embedded internal voltage reference                                              |     |
| Table 27. | Current consumption in Run and Low-power run modes, code with data processing    |     |
|           | running from Flash, ART enable (Cache ON Prefetch OFF)                           | 19  |
| Table 28. | Current consumption in Run modes, code with data processing running from Flash,  |     |
|           | ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS           |     |
|           |                                                                                  | 20  |
| Table 29. | Current consumption in Run and Low-power run modes, code with data processing    |     |
|           | running from Flash, ART disable 1                                                | 21  |
| Table 30. | Current consumption in Run modes, code with data processing running from Flash,  |     |
|           | ART disable and power supplied by external SMPS (VDD12 = 1.10 V)                 | 22  |
| Table 31. | Current consumption in Run and Low-power run modes, code with data processing    |     |
|           | running from SRAM1 1                                                             | 23  |
| Table 32. | Current consumption in Run, code with data processing running from               |     |
|           | SRAM1 and power supplied by external SMPS (VDD12 = 1.10 V)                       | 24  |
| Table 33. | Typical current consumption in Run and Low-power run modes, with different codes |     |
|           | running from Flash, ART enable (Cache ON Prefetch OFF) 1                         | 25  |
| Table 34. | Typical current consumption in Run, with different codes running from Flash,     |     |
|           | ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS           |     |
|           | (VDD12 = 1.10 V)                                                                 | 25  |
| Table 35. | Typical current consumption in Run, with different codes running from Flash,     |     |
|           | ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS           |     |
|           | (VDD12 = 1.05 V)                                                                 | 26  |
| Table 36. | Typical current consumption in Run and Low-power run modes, with different codes |     |
|           |                                                                                  |     |



|                        | running from Flash, ART disable                                                  | 126 |
|------------------------|----------------------------------------------------------------------------------|-----|
| Table 37.              | Typical current consumption in Run modes, with different codes running from      | 120 |
|                        | Flash, ART disable and power supplied by external SMPS (VDD12 = 1.10 V)          | 107 |
| Table 38.              | Typical current consumption in Run modes, with different codes running           | 121 |
| Table 50.              |                                                                                  | 107 |
| Table 20               | from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.05 V)     | 127 |
| Table 39.              | Typical current consumption in Run and Low-power run modes, with different codes | 100 |
| Table 10               | running from SRAM1                                                               | 128 |
| Table 40.              | Typical current consumption in Run mode, with different codes running from       | 400 |
| T-1-1- 44              | SRAM1 and power supplied by external SMPS (VDD12 = 1.10 V)                       | 128 |
| Table 41.              | Typical current consumption in Run mode, with different codes running from       | 400 |
| <b>T</b> 1 1 40        | SRAM1 and power supplied by external SMPS (VDD12 = 1.05 V)                       |     |
| Table 42.              | Current consumption in Sleep and Low-power sleep modes, Flash ON                 | 130 |
| Table 43.              | Current consumption in Sleep, Flash ON and power supplied by external SMPS       |     |
|                        | (VDD12 = 1.10 V)                                                                 |     |
| Table 44.              | Current consumption in Low-power sleep modes, Flash in power-down                |     |
| Table 45.              | Current consumption in Stop 2 mode                                               |     |
| Table 46.              | Current consumption in Stop 1 mode                                               |     |
| Table 47.              | Current consumption in Stop 0 mode                                               |     |
| Table 48.              | Current consumption in Standby mode                                              |     |
| Table 49.              | Current consumption in Shutdown mode                                             |     |
| Table 50.              | Current consumption in VBAT mode                                                 | 140 |
| Table 51.              | Peripheral current consumption                                                   | 142 |
| Table 52.              | Low-power mode wakeup timings                                                    | 145 |
| Table 53.              | Regulator modes transition times                                                 | 147 |
| Table 54.              | Wakeup time using USART/LPUART                                                   | 147 |
| Table 55.              | High-speed external user clock characteristics.                                  | 147 |
| Table 56.              | Low-speed external user clock characteristics                                    | 148 |
| Table 57.              | HSE oscillator characteristics                                                   |     |
| Table 58.              | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)                   |     |
| Table 59.              | HSI16 oscillator characteristics.                                                |     |
| Table 60.              | MSI oscillator characteristics                                                   |     |
| Table 61.              | LSI oscillator characteristics                                                   |     |
| Table 62.              | PLL, PLLSAI1, PLLSAI2 characteristics                                            |     |
| Table 63.              | Flash memory characteristics                                                     |     |
| Table 64.              | Flash memory endurance and data retention                                        |     |
| Table 65.              | EMS characteristics                                                              |     |
| Table 66.              | EMI characteristics                                                              |     |
| Table 67.              | ESD absolute maximum ratings                                                     |     |
| Table 68.              | Electrical sensitivities                                                         |     |
| Table 69.              | I/O current injection susceptibility                                             |     |
| Table 70.              | I/O static characteristics                                                       |     |
| Table 70.              | Output voltage characteristics                                                   |     |
| Table 71.              | I/O AC characteristics                                                           |     |
| Table 72.<br>Table 73. | NRST pin characteristics                                                         |     |
| Table 73.<br>Table 74. | EXTI Input Characteristics                                                       |     |
|                        | Analog switches booster characteristics                                          |     |
| Table 75.              |                                                                                  |     |
| Table 76.              | ADC characteristics                                                              |     |
| Table 77.              | Maximum ADC RAIN                                                                 |     |
| Table 78.              | ADC accuracy - limited test conditions 1                                         |     |
| Table 79.              | ADC accuracy - limited test conditions 2                                         |     |
| Table 80.              | ADC accuracy - limited test conditions 3                                         |     |
| Table 81.              | ADC accuracy - limited test conditions 4                                         | 181 |



| Table 82.  | DAC characteristics                                                  |     |
|------------|----------------------------------------------------------------------|-----|
| Table 83.  | DAC accuracy                                                         |     |
| Table 84.  | VREFBUF characteristics                                              |     |
| Table 85.  | COMP characteristics                                                 |     |
| Table 86.  | OPAMP characteristics                                                |     |
| Table 87.  | TS characteristics                                                   |     |
| Table 88.  | V <sub>BAT</sub> monitoring characteristics                          |     |
| Table 89.  | V <sub>BAT</sub> charging characteristics                            |     |
| Table 90.  | LCD controller characteristics.                                      |     |
| Table 91.  | DFSDM characteristics                                                |     |
| Table 92.  | TIMx characteristics                                                 |     |
| Table 93.  | IWDG min/max timeout period at 32 kHz (LSI).                         |     |
| Table 94.  | WWDG min/max timeout value at 80 MHz (PCLK).                         |     |
| Table 95.  | I2C analog filter characteristics.                                   |     |
| Table 96.  | SPI characteristics                                                  |     |
| Table 97.  | Quad SPI characteristics in SDR mode                                 |     |
| Table 98.  | QUADSPI characteristics in DDR mode                                  |     |
| Table 99.  | SAI characteristics                                                  |     |
| Table 100. | SD / MMC dynamic characteristics, VDD=2.7 V to 3.6 V                 |     |
| Table 101. | eMMC dynamic characteristics, VDD = 1.71 V to 1.9 V                  |     |
| Table 102. | USB OTG DC electrical characteristics                                |     |
| Table 103. | USB OTG electrical characteristics                                   |     |
| Table 104. | USB BCD DC electrical characteristics.                               |     |
| Table 105. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings             |     |
| Table 106. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings       |     |
| Table 107. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings            |     |
| Table 108. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings      |     |
| Table 109. | Asynchronous multiplexed PSRAM/NOR read timings.                     |     |
| Table 110. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings                |     |
| Table 111. | Asynchronous multiplexed PSRAM/NOR write timings                     |     |
| Table 112. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings               |     |
| Table 113. | Synchronous multiplexed NOR/PSRAM read timings                       |     |
| Table 114. | Synchronous multiplexed PSRAM write timings                          |     |
| Table 115. | Synchronous non-multiplexed NOR/PSRAM read timings                   |     |
| Table 116. | Synchronous non-multiplexed PSRAM write timings                      |     |
| Table 117. | Switching characteristics for NAND Flash read cycles                 |     |
| Table 118. | Switching characteristics for NAND Flash write cycles                |     |
| Table 119. | SWPMI electrical characteristics                                     | 232 |
| Table 120. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package          |     |
|            | mechanical data                                                      | 234 |
| Table 121. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array  |     |
|            | package mechanical data                                              |     |
| Table 122. | UFBGA132 recommended PCB design rules (0.5 mm pitch BGA)             | 238 |
| Table 123. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package          |     |
|            | mechanical data                                                      | 240 |
| Table 124. | WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip |     |
|            | scale package mechanical data                                        |     |
| Table 125. | WLCSP72 recommended PCB design rules (0.4 mm pitch BGA)              | 244 |
| Table 126. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat                    |     |
|            | package mechanical data                                              |     |
| Table 127. | Package thermal characteristics                                      |     |
| Table 128. | STM32L486xx ordering information scheme                              | 252 |



| Table 129.    Document revision history |
|-----------------------------------------|
|-----------------------------------------|



## List of figures

| Figure 3.         Clock tree                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Figure 1.  | STM32L486xx block diagram                                        | 17    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------|-------|
| Figure 4.         Voltage reference buffer.         43           Figure 5.         STM32L486Zx LQFP144 pinout <sup>(1)</sup> .         61           Figure 7.         STM32L486Zx LQFP160 pinout <sup>(1)</sup> .         63           Figure 8.         STM32L486Xx LQFP100 pinout <sup>(1)</sup> .         63           Figure 10.         STM32L486Xx UCFP72 ballout <sup>(1)</sup> .         64           Figure 11.         STM32L486Xx UCFP64 pinout <sup>(1)</sup> .         65           Figure 12.         STM32L486Xx external SMPS device, LQFP64 pinout <sup>(1)</sup> .         65           Figure 13.         STM32L486Xx external SMPS device, LQFP64 pinout <sup>(1)</sup> .         66           Figure 14.         Pin loading conditions.         106           Figure 15.         Pin input voltage.         106           Figure 16.         Power supply scheme.         107           Figure 17.         Figure 18.         VREFINT versus temperature         117           Figure 18.         VREFINT versus temperature         117           Figure 20.         Low-speed external clock source AC timing diagram.         148           Figure 21.         Typical application with a 32.768 kHz crystal.         150           Figure 22.         Typical application with a 32.768 kHz crystal.         151           Figure 23.         IO AC characteristics         165                           | Figure 2.  | Power supply overview                                            | 22    |
| Figure 5.       STM32L486Zx LQFP144 pinout <sup>(1)</sup> 61         Figure 6.       STM32L486Zx, external SMPS device, LQFP144 pinout <sup>(1)</sup> 62         Figure 7.       STM32L486Xx UFBGA132 ballout <sup>(1)</sup> 63         Figure 8.       STM32L486Xx external SMPS device, WLCSP72 ballout <sup>(1)</sup> 64         Figure 10.       STM32L486Xx, external SMPS device, WLCSP72 ballout <sup>(1)</sup> 64         Figure 11.       STM32L486Xx, external SMPS device, LQFP64 pinout <sup>(1)</sup> 66         Figure 12.       STM32L486xx memory map.       01         Figure 13.       STM32L486xx memory map.       016         Figure 14.       Pin loading conditions.       106         Figure 15.       Pin input voltage       107         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external       108         SPS power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 3.  |                                                                  |       |
| Figure 6.       STM32L486Zx, external SMPS device, LQFP144 pinout <sup>(1)</sup> .       62         Figure 7.       STM32L486Qx UFBGA132 ballout <sup>(1)</sup> .       63         Figure 9.       STM32L486Vx LQFP100 pinout <sup>(1)</sup> .       64         Figure 10.       STM32L486Xv LQFP64 pinout <sup>(1)</sup> .       64         Figure 11.       STM32L486Xv LQFP64 pinout <sup>(1)</sup> .       65         Figure 12.       STM32L486Xx memory map.       101         Figure 13.       STM32L486Xx memory map.       101         Figure 14.       Pin loading conditions.       106         Figure 15.       Pin input voltage.       106         Figure 17.       Current consumption measurement scheme with and without external SMPS power supply       109         Figure 17.       Current consumption measurement scheme with and without external SMPS power supply.       109         Figure 19.       High-speed external clock source AC timing diagram.       148         Figure 21.       Typical application with a 32.768 kHz crystal.       150         Figure 22.       Typical application with a 32.768 kHz crystal.       151         Figure 23.       HS16 frequency versus temperature.       153         Figure 24.       Ypical current consumption versus MS1 frequency.       157         Figure 25.       I/O Input characteristics definition <sup>(1)</sup>                             | Figure 4.  |                                                                  |       |
| Figure 7.       STM32L4860x UFBGA132 ballout <sup>(1)</sup> 63         Figure 8.       STM32L4861x WLCSP72 ballout <sup>(1)</sup> 64         Figure 10.       STM32L4861x, external SMPS device, WLCSP72 ballout <sup>(1)</sup> 64         Figure 11.       STM32L4861x, external SMPS device, LQFP64 pinout <sup>(1)</sup> 65         Figure 12.       STM32L4861x, external SMPS device, LQFP64 pinout <sup>(1)</sup> 66         Figure 13.       STM32L4861x, external SMPS device, LQFP64 pinout <sup>(1)</sup> 66         Figure 14.       Pin loading conditions.       106         Figure 15.       Power supply scheme.       107         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external       SMPS power supply         Figure 18.       VREFINT versus temperature       117         Figure 21.       Typical application with a 32.768 kHz crystal.       151         Figure 22.       Typical application with a 32.768 kHz crystal.       151         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       Typical application with a 32.768 kHz crystal.       151         Figure 25.       I/O input characteristics       165         Figure 26.       I/O AC characteristics       163 <t< td=""><td>Figure 5.</td><td>STM32L486Zx LQFP144 pinout<sup>(1)</sup></td><td> 61</td></t<> | Figure 5.  | STM32L486Zx LQFP144 pinout <sup>(1)</sup>                        | 61    |
| Figure 8.       STM32L486/x LQFP100 pinout <sup>(1)</sup> 63         Figure 9.       STM32L486Jx WLCSP72 ballout <sup>(1)</sup> 64         Figure 11.       STM32L486Rx LQFP64 pinout <sup>(1)</sup> 65         Figure 12.       STM32L486Rx LQFP64 pinout <sup>(1)</sup> 65         Figure 13.       STM32L486Rx external SMPS device, LQFP64 pinout <sup>(1)</sup> 66         Figure 14.       Pin loading conditions       101         Figure 15.       Pin input voltage       106         Figure 17.       Current consumption measurement scheme with and without external       107         Figure 17.       Current consumption measurement scheme with and without external       109         Figure 19.       High-speed external clock source AC timing diagram       148         Figure 20.       VREFINT versus temperature       117         Figure 21.       Typical application with a 32.768 kHz crystal       150         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       V/O input characteristics       165         Figure 25.       I/O accuracy characteristics       165         Figure 26.       I/O AC characteristics definition <sup>(1)</sup> 165         Figure 27.       Vio input characteristics       163         Figure 28.       SP1 timing diagram - sl                                                                                                  | Figure 6.  | STM32L486Zx, external SMPS device, LQFP144 pinout <sup>(1)</sup> | 62    |
| Figure 9.       STM32L486Jx WLCSP72 ballout <sup>(1)</sup> .       64         Figure 10.       STM32L486Rx LQFP64 pinout <sup>(1)</sup> .       65         Figure 11.       STM32L486Rx, external SMPS device, UQFP64 pinout <sup>(1)</sup> .       66         Figure 12.       STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup> .       66         Figure 13.       STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup> .       66         Figure 14.       Pin loading conditions.       106         Figure 15.       Pin input voltage.       106         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external       SMPS power supply.         Figure 20.       Current consumption measurement scheme with and without external       107         Figure 21.       High-speed external clock source AC timing diagram.       148         Figure 22.       Typical application with a 8 MHz crystal.       151         Figure 23.       HS116 frequency versus temperature.       153         Figure 24.       Typical application with a 32.768 KHz crystal.       165         Figure 25.       I/O input characteristics       165         Figure 26.       I/O AC characteristics definition <sup>(1)</sup> 169         Figure 27.       Recommended NRST pin protection       17                            | Figure 7.  | STM32L486Qx UFBGA132 ballout <sup>(1)</sup>                      | 63    |
| Figure 9.       STM32L486Jx WLCSP72 ballout <sup>(1)</sup> .       64         Figure 10.       STM32L486Rx LQFP64 pinout <sup>(1)</sup> .       65         Figure 11.       STM32L486Rx, external SMPS device, UQFP64 pinout <sup>(1)</sup> .       66         Figure 12.       STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup> .       66         Figure 13.       STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup> .       66         Figure 14.       Pin loading conditions.       106         Figure 15.       Pin input voltage.       106         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external       SMPS power supply.         Figure 20.       Current consumption measurement scheme with and without external       107         Figure 21.       High-speed external clock source AC timing diagram.       148         Figure 22.       Typical application with a 8 MHz crystal.       151         Figure 23.       HS116 frequency versus temperature.       153         Figure 24.       Typical application with a 32.768 KHz crystal.       165         Figure 25.       I/O input characteristics       165         Figure 26.       I/O AC characteristics definition <sup>(1)</sup> 169         Figure 27.       Recommended NRST pin protection       17                            | Figure 8.  | STM32L486Vx LQFP100 pinout <sup>(1)</sup>                        | 63    |
| Figure 11.       STM32L486Rx LQFP64 pinout <sup>(1)</sup> .       65         Figure 12.       STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup> .       66         Figure 13.       STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup> .       66         Figure 14.       Pin loading conditions.       101         Figure 15.       Pin input voltage.       106         Figure 17.       Current consumption measurement scheme with and without external       107         Figure 17.       Current consumption measurement scheme with and without external       107         Figure 17.       VREFINT versus temperature       117         Figure 17.       High-speed external clock source AC timing diagram.       148         Figure 20.       Low-speed external clock source AC timing diagram.       148         Figure 21.       Typical application with a 32.768 kHz crystal.       151         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       Typical current consumption versus MSI frequency.       157         Figure 25.       I/O AC characteristics definition <sup>(1)</sup> .       169         Figure 28.       ADC accuracy characteristics.       183         Figure 30.       12-bit buffered / non-buffered DAC.       183         Figure 30.       12-bit buffered / non-buffered DAC.                                            | Figure 9.  | STM32L486Jx WLCSP72 ballout <sup>(1)</sup>                       | 64    |
| Figure 12.       STM32L486Rx, external SMPS device, LQFP64 pinout( <sup>11)</sup> .       66         Figure 13.       STM32L486xx memory map.       101         Figure 14.       Pin loading conditions.       106         Figure 15.       Pin input voltage.       106         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external       109         Figure 18.       VREFINT versus temperature       117         Figure 19.       High-speed external clock source AC timing diagram       148         Figure 21.       Typical application with a 32.768 kHz crystal.       150         Figure 22.       Typical application with a 32.768 kHz crystal.       151         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       Typical current consumption versus MSI frequency.       157         Figure 25.       I/O cinput characteristics definition <sup>(1)</sup> 169         Figure 27.       Recommended NRST pin protection       170         Figure 30.       12-bit buffered / non-buffered DAC.       183         Figure 31.       SPI timing diagram - slave mode and CPHA = 0       204         Figure 32.       SPI timing diagram - slave mode.       205         Figure 33.                                                                                                          | Figure 10. |                                                                  |       |
| Figure 12.       STM32L486Rx, external SMPS device, LQFP64 pinout( <sup>11)</sup> .       66         Figure 13.       STM32L486xx memory map.       101         Figure 14.       Pin loading conditions.       106         Figure 15.       Pin input voltage.       106         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external       109         Figure 18.       VREFINT versus temperature       117         Figure 19.       High-speed external clock source AC timing diagram       148         Figure 21.       Typical application with a 8 MHz crystal.       150         Figure 22.       Typical application with a 32.768 kHz crystal.       151         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       Typical current consumption versus MSI frequency.       157         Figure 25.       I/O cinput characteristics definition <sup>(1)</sup> .       169         Figure 27.       Recommended NRST pin protection       170         Figure 30.       12-bit buffered / non-buffered DAC.       183         Figure 31.       SPI timing diagram - slave mode and CPHA = 0       204         Figure 33.       SPI timing diagram - slave mode.       205         Figure 34.                                                                                                       | Figure 11. | STM32L486Rx LQFP64 pinout <sup>(1)</sup>                         | 65    |
| Figure 14.Pin loading conditions106Figure 15.Pin input voltage106Figure 16.Power supply scheme.107Figure 17.Current consumption measurement scheme with and without external109Figure 18.VREFINT versus temperature117Figure 20.Low-speed external clock source AC timing diagram148Figure 20.Low-speed external clock source AC timing diagram148Figure 21.Typical application with a 8 MHz crystal150Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HSI16 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics.183Figure 29.Typical connection diagram using the ADC186Figure 30.SPI timing diagram - slave mode and CPHA = 0204Figure 33.SPI timing diagram - slave mode207Figure 34.Quad SPI timing diagram - DDR mode.207Figure 35.Quad SPI timing waveforms210Figure 36.SAI master timing waveforms210Figure 37.SAI slave timing waveforms216Figure 38.SDIO high-speed mode211Figure 39.SD default mode213Figure 34.Asynchronous non-multiplexed SRAM//                                                                                                                                                                                                                    | Figure 12. | STM32L486Rx, external SMPS device, LQFP64 pinout <sup>(1)</sup>  | 66    |
| Figure 15.       Pin input voltage       106         Figure 16.       Power supply scheme.       107         Figure 17.       Current consumption measurement scheme with and without external<br>SMPS power supply       109         Figure 18.       VREFINT versus temperature       117         Figure 19.       High-speed external clock source AC timing diagram       148         Figure 21.       Typical application with an 8 MHz crystal       150         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       Typical current consumption versus MSI frequency       157         Figure 25.       I/O input characteristics       165         Figure 26.       I/O AC characteristics definition <sup>(1)</sup> 169         Figure 27.       Recommended NRST pin protection       170         Figure 28.       ADC accuracy characteristics       183         Figure 29.       Typical connection diagram using the ADC       183         Figure 30.       12-bit buffered / non-buffered DAC.       186         Figure 31.       SPI timing diagram - slave mode and CPHA = 0       204         Figure 32.       SPI timing diagram - SDR mode.       207         Figure 33.       SPI timing diagram - DDR mode.       207         Figure 34.       Quad SPI t                                                                                                                   | Figure 13. | STM32L486xx memory map                                           | . 101 |
| Figure 16.Power supply scheme.107Figure 17.Current consumption measurement scheme with and without external109SMPS power supply109Figure 18.VREFINT versus temperature117Figure 19.High-speed external clock source AC timing diagram148Figure 20.Low-speed external clock source AC timing diagram148Figure 21.Typical application with a 8 MHz crystal150Figure 23.HS116 frequency versus temperature153Figure 24.Typical current consumption versus MS1 frequency167Figure 25.I/O AC characteristics165Figure 26.I/O AC characteristics166Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - SDR mode207Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms210Figure 39.SD default mode211Figure 39.SD default mode212Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous multiplexed PSRAM/NOR write waveforms216Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms212Figure 45. <td< td=""><td>Figure 14.</td><td>Pin loading conditions.</td><td>. 106</td></td<>                                                                                                                                  | Figure 14. | Pin loading conditions.                                          | . 106 |
| Figure 17.       Current consumption measurement scheme with and without external<br>SMPS power supply       109         Figure 18.       VREFINT versus temperature       117         Figure 18.       VREFINT versus temperature       117         Figure 20.       Low-speed external clock source AC timing diagram       148         Figure 21.       Typical application with an 8 MHz crystal       150         Figure 23.       HS116 frequency versus temperature       153         Figure 24.       Typical current consumption versus MSI frequency       157         Figure 25.       I/O input characteristics       165         Figure 26.       I/O AC characteristics definition <sup>(1)</sup> 169         Figure 27.       Recommended NRST pin protection       170         Figure 28.       ADC accuracy characteristics.       183         Figure 29.       Typical connection diagram using the ADC       183         Figure 31.       SPI timing diagram - slave mode and CPHA = 0       204         Figure 32.       SPI timing diagram - slave mode.       205         Figure 33.       SPI timing diagram - DDR mode.       207         Figure 34.       Quad SPI timing diagram - DDR mode.       210         Figure 35.       SD default mode.       210         Figure 34.       Spo                                                                                                                   | Figure 15. | Pin input voltage                                                | . 106 |
| SMPS power supply109Figure 18.VREFINT versus temperature117Figure 19.High-speed external clock source AC timing diagram148Figure 21.Low-speed external clock source AC timing diagram148Figure 21.Typical application with a 8 MHz crystal150Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HS116 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics definition <sup>(1)</sup> 165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - DDR mode.207Figure 34.Quad SPI timing diagram - DDR mode.207Figure 35.SAI master timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode.212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms216Figure 42.Asynchronous moltiplexed PSRAM/NOR write wav                                                                                                                                                            | Figure 16. |                                                                  | . 107 |
| SMPS power supply109Figure 18.VREFINT versus temperature117Figure 19.High-speed external clock source AC timing diagram148Figure 21.Low-speed external clock source AC timing diagram148Figure 21.Typical application with a 8 MHz crystal150Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HS116 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics definition <sup>(1)</sup> 165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - DDR mode.207Figure 34.Quad SPI timing diagram - DDR mode.207Figure 35.SAI master timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode.212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms216Figure 42.Asynchronous moltiplexed PSRAM/NOR write wav                                                                                                                                                            | Figure 17. | Current consumption measurement scheme with and without external |       |
| Figure 19.High-speed external clock source AC timing diagram148Figure 20.Low-speed external clock source AC timing diagram148Figure 21.Typical application with an 8 MHz crystal150Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HSI16 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 30.12-bit buffered / non-buffered DAC183Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 33.SPI timing diagram - slave mode205Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms209Figure 36.SAI master timing waveforms210Figure 37.SAI slave timing waveforms211Figure 38.SDIO high-speed mode212Figure 40.USB OTG timings - definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms216Figure 42.Asynchronous multiplexed PSRAM/NOR write waveforms216Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms216Figure 45.Synchronous multiplexed PSRAM/NOR write timings223Figur                                                                                                                                                                       |            |                                                                  | . 109 |
| Figure 20.Low-speed external clock source AC timing diagram.148Figure 21.Typical application with an 8 MHz crystal.150Figure 22.Typical application with a 32.768 kHz crystal.151Figure 23.HS116 frequency versus temperature.153Figure 24.Typical current consumption versus MSI frequency.157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 30.12-bit buffered / non-buffered DAC.183Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode.205Figure 33.SPI timing diagram - master mode.207Figure 34.Quad SPI timing diagram - DDR mode.207Figure 35.SAI master timing waveforms210Figure 36.SAI slave timing waveforms212Figure 37.SAI slave timing waveforms212Figure 38.SDIO high-speed mode211Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms218Figure 42.Asynchronous multiplexed PSRAM/NOR write waveforms218Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 45.Synchronous multiplexed PSRAM/NOR write timings223Figure 44.Synchronous multiplexed PSRAM/NOR write timings223Figure 45.Synchronou                                                                                                                                                                                | Figure 18. | VREFINT versus temperature                                       | . 117 |
| Figure 21.Typical application with an 8 MHz crystal150Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HSI16 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - DDR mode.207Figure 34.Quad SPI timing waveforms209Figure 35.SAI naster timing waveforms210Figure 36.SAI slave timing waveforms211Figure 37.SAI slave timing waveforms212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms216Figure 42.Asynchronous multiplexed PSRAM/NOR write waveforms216Figure 43.Synchronous multiplexed PSRAM/NOR write waveforms218Figure 44.Synchronous multiplexed PSRAM/NOR write waveforms218Figure 44.Synchronous multiplexed PSRAM/NOR read waveforms223 <td< td=""><td>Figure 19.</td><td>High-speed external clock source AC timing diagram</td><td>. 148</td></td<>                                                        | Figure 19. | High-speed external clock source AC timing diagram               | . 148 |
| Figure 21.Typical application with an 8 MHz crystal150Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HSI16 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - DDR mode.207Figure 34.Quad SPI timing waveforms209Figure 35.SAI naster timing waveforms210Figure 36.SAI slave timing waveforms211Figure 37.SAI slave timing waveforms212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms216Figure 42.Asynchronous multiplexed PSRAM/NOR write waveforms216Figure 43.Synchronous multiplexed PSRAM/NOR write waveforms218Figure 44.Synchronous multiplexed PSRAM/NOR write waveforms218Figure 44.Synchronous multiplexed PSRAM/NOR read waveforms223 <td< td=""><td>Figure 20.</td><td>Low-speed external clock source AC timing diagram</td><td>. 148</td></td<>                                                         | Figure 20. | Low-speed external clock source AC timing diagram                | . 148 |
| Figure 22.Typical application with a 32.768 kHz crystal151Figure 23.HSI16 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode207Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms209Figure 36.SAI master timing waveforms210Figure 37.SAI slave timing waveforms211Figure 40.USB OTG timings - definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms216Figure 42.Asynchronous multiplexed PSRAM/NOR read waveforms218Figure 44.Synchronous multiplexed PSRAM/NOR write timings223Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings224                                                                                                                                                                                                                                 |            |                                                                  |       |
| Figure 23.HSI16 frequency versus temperature153Figure 24.Typical current consumption versus MSI frequency157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 30.12-bit buffered / non-buffered DAC183Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode207Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms210Figure 36.SDIO high-speed mode211Figure 37.SAI aster timing waveforms210Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms218Figure 42.Asynchronous moltiplexed PSRAM/NOR read waveforms219Figure 43.Asynchronous multiplexed SRAM/PSRAM/NOR wite waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR read timings223Figure 45.Synchronous multiplexed PSRAM write timings223Figure 45.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                |            | Typical application with a 32.768 kHz crystal                    | . 151 |
| Figure 24.Typical current consumption versus MSI frequency.157Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - slave mode207Figure 34.Quad SPI timing diagram - SDR mode207Figure 35.Quad SPI timing diagram - DDR mode209Figure 36.SAI master timing waveforms210Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 44.Asynchronous multiplexed NOR/PSRAM223Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                            |            |                                                                  |       |
| Figure 25.I/O input characteristics165Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC183Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode207Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms209Figure 36.SAI master timing waveforms210Figure 37.SAI slave timing waveforms211Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings - definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms218Figure 43.Asynchronous moltiplexed PSRAM/NOR write waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms223Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                               | Figure 24. | Typical current consumption versus MSI frequency                 | . 157 |
| Figure 26.I/O AC characteristics definition <sup>(1)</sup> 169Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms209Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms218Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms212Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms212Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 25. | I/O input characteristics                                        | . 165 |
| Figure 27.Recommended NRST pin protection170Figure 28.ADC accuracy characteristics183Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - DDR mode207Figure 35.Quad SPI timing waveforms209Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 42.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms223Figure 44.Synchronous multiplexed PSRAM write timings223Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                              |            | I/O AC characteristics definition <sup>(1)</sup>                 | . 169 |
| Figure 29.Typical connection diagram using the ADC183Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - SDR mode207Figure 35.Quad SPI timing diagram - DDR mode207Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 27. | Recommended NRST pin protection                                  | . 170 |
| Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - SDR mode207Figure 35.Quad SPI timing diagram - DDR mode207Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 28. | ADC accuracy characteristics                                     | . 183 |
| Figure 30.12-bit buffered / non-buffered DAC.186Figure 31.SPI timing diagram - slave mode and CPHA = 0204Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - SDR mode207Figure 35.Quad SPI timing diagram - DDR mode207Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM write timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 29. | Typical connection diagram using the ADC                         | . 183 |
| Figure 32.SPI timing diagram - slave mode and CPHA = 1205Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - SDR mode207Figure 35.Quad SPI timing diagram - DDR mode207Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous mon-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 30. |                                                                  |       |
| Figure 33.SPI timing diagram - master mode205Figure 34.Quad SPI timing diagram - SDR mode207Figure 35.Quad SPI timing diagram - DDR mode207Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms219Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms211Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms212Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 31. | SPI timing diagram - slave mode and CPHA = 0                     | . 204 |
| Figure 34.Quad SPI timing diagram - SDR mode.207Figure 35.Quad SPI timing diagram - DDR mode.207Figure 36.SAI master timing waveforms.209Figure 37.SAI slave timing waveforms .210Figure 38.SDIO high-speed mode211Figure 39.SD default mode.212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 32. | SPI timing diagram - slave mode and CPHA = 1                     | . 205 |
| Figure 34.Quad SPI timing diagram - SDR mode.207Figure 35.Quad SPI timing diagram - DDR mode.207Figure 36.SAI master timing waveforms.209Figure 37.SAI slave timing waveforms .210Figure 38.SDIO high-speed mode211Figure 39.SD default mode.212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 33. |                                                                  |       |
| Figure 35.Quad SPI timing diagram - DDR mode.207Figure 36.SAI master timing waveforms.209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode.212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR write waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -          |                                                                  |       |
| Figure 36.SAI master timing waveforms209Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Figure 35. |                                                                  |       |
| Figure 37.SAI slave timing waveforms210Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Figure 36. |                                                                  |       |
| Figure 38.SDIO high-speed mode211Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            | · · · · · · · · · · · · · · · · · · ·                            |       |
| Figure 39.SD default mode212Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -          |                                                                  |       |
| Figure 40.USB OTG timings – definition of data signal rise and fall time213Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed NOR/PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •          |                                                                  |       |
| Figure 41.Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms216Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed NOR/PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -          |                                                                  |       |
| Figure 42.Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms218Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed NOR/PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -          |                                                                  |       |
| Figure 43.Asynchronous multiplexed PSRAM/NOR read waveforms.219Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed NOR/PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -          |                                                                  |       |
| Figure 44.Asynchronous multiplexed PSRAM/NOR write waveforms221Figure 45.Synchronous multiplexed NOR/PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                                                                  |       |
| Figure 45.Synchronous multiplexed NOR/PSRAM read timings223Figure 46.Synchronous multiplexed PSRAM write timings225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |                                                                  |       |
| Figure 46. Synchronous multiplexed PSRAM write timings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |                                                                  |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 46. |                                                                  |       |
| Figure 47. Synchronous non-multiplexed NOR/PSRAM read timings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Figure 47. |                                                                  |       |



| Figure 48. | Synchronous non-multiplexed PSRAM write timings                      | 228 |
|------------|----------------------------------------------------------------------|-----|
| Figure 49. | NAND controller waveforms for read access                            |     |
| Figure 50. | NAND controller waveforms for write access                           | 230 |
| Figure 51. | NAND controller waveforms for common memory read access              | 230 |
| Figure 52. | NAND controller waveforms for common memory write access             | 231 |
| Figure 53. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package outline  | 233 |
| Figure 54. | LQFP144 - 144-pin,20 x 20 mm low-profile quad flat package           |     |
|            | recommended footprint                                                | 235 |
| Figure 55. | LQFP144 marking (package top view)                                   | 236 |
| Figure 56. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array  |     |
|            | package outline                                                      | 237 |
| Figure 57. | UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array  |     |
|            | package recommended footprint                                        | 238 |
| Figure 58. | UFBGA132 marking (package top view)                                  | 239 |
| Figure 59. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline  | 240 |
| Figure 60. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat                  |     |
|            |                                                                      | 241 |
| Figure 61. | LQFP100 marking (package top view)                                   | 242 |
| Figure 62. | WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip |     |
|            | scale package outline                                                | 243 |
| Figure 63. | WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level      |     |
|            | chip scale package recommended footprint                             |     |
| Figure 64. | WLCSP72 marking (package top view)                                   | 245 |
| Figure 65. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline    | 246 |
| Figure 66. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package            |     |
|            | recommended footprint                                                |     |
| Figure 67. | LQFP64 marking (package top view)                                    |     |
| Figure 68. | LQFP64 P <sub>D</sub> max vs. T <sub>A</sub>                         | 251 |



## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32L486xx microcontrollers.

This document should be read in conjunction with the STM32L4x6 reference manual (RM0351). The reference manual is available from the STMicroelectronics website *www.st.com*.

For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core, please refer to the Cortex<sup>®</sup>-M4 Technical Reference Manual, available from the www.arm.com website.









## 2 Description

The STM32L486xx devices are the ultra-low-power microcontrollers based on the highperformance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 80 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security.

The STM32L486xx devices embed high-speed memories (1 Mbyte of Flash memory, 128 Kbyte of SRAM), a flexible external memory controller (FSMC) for static memories (for devices with packages of 100 pins and more), a Quad SPI flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix.

The STM32L486xx devices embed several protection mechanisms for embedded Flash memory and SRAM: readout protection, write protection, proprietary code readout protection and Firewall.

The devices offer up to three fast 12-bit ADCs (5 Msps), two comparators, two operational amplifiers, two\_DAC channels, an internal voltage reference buffer, a low-power RTC, two general-purpose 32-bit timer, two 16-bit PWM timers dedicated to motor control, seven general-purpose 16-bit timers, and two 16-bit low-power timers. The devices support four digital filters for external sigma delta modulators (DFSDM).

In addition, up to 24 capacitive sensing channels are available. The devices also embed an integrated LCD driver 8x40 or 4x44, with internal step-up converter.

They also feature standard and advanced communication interfaces.

- Three I2Cs
- Three SPIs
- Three USARTs, two UARTs and one Low-Power UART.
- Two SAIs (Serial Audio Interfaces)
- One SDMMC
- One CAN
- One USB OTG full-speed
- One SWPMI (Single Wire Protocol Master Interface)

The STM32L486xx devices embed AES hardware accelerator.

The STM32L486xx operates in the -40 to +85 °C (+105 °C junction), -40 to +105 °C (+125 °C junction) and -40 to +125 °C (+130 °C junction) temperature ranges from a 1.71 to 3.6 V V<sub>DD</sub> power supply when using internal LDO regulator and a 1.05 to 1.32V V<sub>DD12</sub> power supply when using external SMPS supply. A comprehensive set of power-saving modes allows the design of low-power applications.

Some independent power supplies are supported: analog independent supply input for ADC, DAC, OPAMPs and comparators, 3.3 V dedicated supply input for USB and up to 14 I/Os can be supplied independently down to 1.08V. A VBAT input allows to backup the RTC and backup registers. Dedicated  $V_{DD12}$  power supplies can be used to bypass the internal LDO regulator when connected to an external SMPS.

The STM32L486xx family offers five packages from 64-pin to 144-pin packages.



| Per                                      | ipheral                                         |                     | STM32L486Qx         | -                        | STM32L486Jx         | STM32L486Rx         |
|------------------------------------------|-------------------------------------------------|---------------------|---------------------|--------------------------|---------------------|---------------------|
| Flash mem                                | ory                                             |                     |                     | 1 MB                     |                     |                     |
| SRAM                                     | <u> </u>                                        |                     |                     | 128 KB                   |                     |                     |
| External me<br>controller fo<br>memories |                                                 | Yes                 | Yes                 | Yes <sup>(1)</sup>       | No                  | No                  |
| Quad SPI                                 |                                                 |                     | L                   | Yes                      |                     | L                   |
|                                          | Advanced control                                |                     |                     | 2 (16-bit)               |                     |                     |
|                                          | General<br>purpose                              |                     |                     | 5 (16-bit)<br>2 (32-bit) |                     |                     |
|                                          | Basic                                           |                     |                     | 2 (16-bit)               |                     |                     |
| Timers                                   | Low power                                       |                     |                     | 2 (16-bit)               |                     |                     |
|                                          | SysTick<br>timer                                |                     |                     | 1                        |                     |                     |
|                                          | Watchdog<br>timers<br>(independent<br>, window) |                     |                     | 2                        |                     |                     |
|                                          | SPI                                             |                     |                     | 3                        |                     |                     |
|                                          | I <sup>2</sup> C                                |                     |                     | 3                        |                     |                     |
|                                          | USART                                           |                     |                     | 3                        |                     |                     |
|                                          | UART<br>LPUART                                  |                     |                     | 2<br>1                   |                     |                     |
| Comm.<br>interfaces                      | SAI                                             |                     |                     | 2                        |                     |                     |
|                                          | CAN                                             |                     |                     | 1                        |                     |                     |
|                                          | USB OTG<br>FS                                   |                     |                     | Yes                      |                     |                     |
|                                          | SDMMC                                           |                     |                     | Yes                      |                     |                     |
|                                          | SWPMI                                           |                     |                     | Yes                      |                     |                     |
| Digital filter<br>delta modu             | s for sigma-<br>lators                          |                     |                     | Yes (4 filters)          |                     |                     |
| Number of                                | channels                                        |                     |                     | 8                        |                     |                     |
| RTC                                      |                                                 |                     |                     | Yes                      |                     |                     |
| Tamper pin                               | s                                               |                     | 3                   |                          | 2                   | 2                   |
| LCD<br>COM x SEG                         | 3                                               | Yes<br>8x40 or 4x44 | Yes<br>8x40 or 4x44 | Yes<br>8x40 or 4x44      | Yes<br>8x28 or 4x32 | Yes<br>8x28 or 4x32 |
| Random ge                                | enerator                                        |                     | 1                   | Yes                      |                     | 1                   |
| AES                                      |                                                 |                     |                     | Yes                      |                     |                     |

Table 2. STM32L486xx family device features and peripheral counts



| STM32L486Zx | STM32L486Qx                     | STM32L486Vx                                                                                                   | STM32L486Jx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | STM32L486Rx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|-------------|---------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 114         | 109                             | 82                                                                                                            | 57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 5           | 5                               | 5                                                                                                             | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 14          | 14                              | 0                                                                                                             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 24          | 24                              | 21                                                                                                            | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 3           | 3                               | 3                                                                                                             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 24          | 19                              | 16                                                                                                            | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
|             |                                 | 2                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|             | Y                               | ⁄es                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
|             |                                 | 2                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|             |                                 | 2                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|             |                                 | 80 MHz                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|             |                                 | 1.71 to 3.6 V                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|             |                                 | 1.05 to 1.32 V                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|             |                                 |                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| LQFP144     | UFBGA132                        | LQFP100                                                                                                       | WLCSP72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LQFP64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|             | 114<br>5<br>14<br>24<br>3<br>24 | 114       109         5       5         14       14         24       24         3       3         24       19 | 114       109       82         5       5       5         14       14       0         24       24       21         3       3       3         24       19       16         Yes         2         X Yes         X Yes | 114       109       82       57         5       5       4         14       14       0       6         24       24       21       12         3       3       3       3         24       19       16       16         Yes         2         Yes         2         NHALL ON A         Yes         2         X         Yes         2         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X         X |  |  |  |  |  |  |  |

#### Table 2. STM32L486xx family device features and peripheral counts (continued)

1. For the LQFP100 package, only FMC Bank1 is available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select.

2. In case external SMPS package type is used, 2 GPIO's are replaced by VDD12 pins to connect the SMPS power supplies hence reducing the number of available GPIO's by 2.





Figure 1. STM32L486xx block diagram



AF: alternate function on I/O pins.



## **3** Functional overview

## 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation.

With its embedded ARM core, the STM32L486xx family is compatible with all ARM tools and software.

*Figure 1* shows the general block diagram of the STM32L486xx family devices.

#### 3.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 processors. It balances the inherent performance advantage of the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor near 100 DMIPS performance at 80MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz.

#### 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.



#### 3.4 Embedded Flash memory

STM32L486xx devices feature 1 Mbyte of embedded Flash memory available for storing programs and data. The Flash memory is divided into two banks allowing read-while-write operations. This feature allows to perform a read operation from one bank while an erase or program operation is performed to the other bank. The dual bank boot is also supported. Each bank contains 256 pages of 2 Kbyte.

Flexible protections can be configured thanks to option bytes:

- Readout protection (RDP) to protect the whole memory. Three levels are available:
  - Level 0: no readout protection
  - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in RAM or bootloader is selected
  - Level 2: chip readout protection: debug features (Cortex-M4 JTAG and serial wire), boot in RAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible.

| Area      | Protection<br>level | U    | ser executio | on                 | •    | oot from RA<br>tem memor |                    |
|-----------|---------------------|------|--------------|--------------------|------|--------------------------|--------------------|
|           | level               | Read | Write        | Erase              | Read | Write                    | Erase              |
| Main      | 1                   | Yes  | Yes          | Yes                | No   | No                       | No                 |
| memory    | 2                   | Yes  | Yes          | Yes                | N/A  | N/A                      | N/A                |
| System    | 1                   | Yes  | No           | No                 | Yes  | No                       | No                 |
| memory    | 2                   | Yes  | No           | No                 | N/A  | N/A                      | N/A                |
| Option    | 1                   | Yes  | Yes          | Yes                | Yes  | Yes                      | Yes                |
| bytes     | 2                   | Yes  | No           | No                 | N/A  | N/A                      | N/A                |
| Backup    | 1                   | Yes  | Yes          | N/A <sup>(1)</sup> | No   | No                       | N/A <sup>(1)</sup> |
| registers | 2                   | Yes  | Yes          | N/A                | N/A  | N/A                      | N/A                |
| SRAM2     | 1                   | Yes  | Yes          | Yes <sup>(1)</sup> | No   | No                       | No <sup>(1)</sup>  |
| SKAIVIZ   | 2                   | Yes  | Yes          | Yes                | N/A  | N/A                      | N/A                |

Table 3. Access status versus readout protection level and execution modes

1. Erased when RDP change from Level 1 to Level 0.

- Write protection (WRP): the protected area is protected against erasing and programming. Two areas per bank can be selected, with 2-Kbyte granularity.
- Proprietary code readout protection (PCROP): a part of the flash memory can be
  protected against read and write from third parties. The protected area is execute-only:
  it can only be reached by the STM32 CPU, as an instruction code, while all other
  accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited.
  One area per bank can be selected, with 64-bit granularity. An additional option bit
  (PCROP\_RDP) allows to select if the PCROP area is erased or not when the RDP
  protection is changed from Level 1 to Level 0.



The whole non-volatile memory embeds the error correction code (ECC) feature supporting:

- single error detection and correction
- double error detection.
- The address of the ECC fail can be read in the ECC register

#### 3.5 Embedded SRAM

STM32L486xx devices feature 128 Kbyte of embedded SRAM. This SRAM is split into two blocks:

- 96 Kbyte mapped at address 0x2000 0000 (SRAM1)
- 32 Kbyte located at address 0x1000 0000 with hardware parity check (SRAM2). This block is accessed through the ICode/DCode buses for maximum performance. These 32 Kbyte SRAM can also be retained in Standby mode.

The SRAM2 can be write-protected with 1 Kbyte granularity.

The memory can be accessed in read/write at CPU clock speed with 0 wait states.

#### 3.6 Firewall

The device embeds a Firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas.

Each illegal access generates a reset which kills immediately the detected intrusion.

The Firewall main features are the following:

- Three segments can be protected and defined thanks to the Firewall registers:
  - Code segment (located in Flash or SRAM1 if defined as executable protected area)
  - Non-volatile data segment (located in Flash)
  - Volatile data segment (located in SRAM1)
- The start address and the length of each segments are configurable:
  - Code segment: up to 1024 Kbyte with granularity of 256 bytes
  - Non-volatile data segment: up to 1024 Kbyte with granularity of 256 bytes
  - Volatile data segment: up to 96 Kbyte with a granularity of 64 bytes
- Specific mechanism implemented to open the Firewall to get access to the protected areas (call gate entry sequence)
- Volatile data segment can be shared or not with the non-protected code
- Volatile data segment can be executed or not depending on the Firewall configuration

The Flash readout protection must be set to level 2 in order to reach the expected level of protection.



#### 3.7 Boot modes

At startup, BOOT0 pin and BOOT1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART, I2C, SPI, CAN or USB OTG FS in Device mode through DFU (device firmware upgrade).

#### 3.8 Cyclic redundancy check calculation unit (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 3.9 Power supply management

#### 3.9.1 Power supply schemes

- V<sub>DD</sub> = 1.71 to 3.6 V: external power supply for I/Os (V<sub>DDIO1</sub>), the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through VDD pins.
- V<sub>DD12</sub> = 1.05 to 1.32 V: external power supply bypassing internal regulator when connected to an external SMPS. It is provided externally through VDD12 pins and only available on packages with the external SMPS supply option. VDD12 does not require any external decoupling capacitance and cannot support any external load.
- V<sub>DDA</sub> = 1.62 V (ADCs/COMPs) / 1.8 (DACs/OPAMPs) to 3.6 V: external analog power supply for ADCs, DACs, OPAMPs, Comparators and Voltage reference buffer. The V<sub>DDA</sub> voltage level is independent from the V<sub>DD</sub> voltage.
- V<sub>DDUSB</sub> = 3.0 to 3.6 V: external independent power supply for USB transceivers. The V<sub>DDUSB</sub> voltage level is independent from the V<sub>DD</sub> voltage.
- V<sub>DDIO2</sub> = 1.08 to 3.6 V: external power supply for 14 I/Os (PG[15:2]). The V<sub>DDIO2</sub> voltage level is independent from the V<sub>DD</sub> voltage.
- V<sub>LCD</sub> = 2.5 to 3.6 V: the LCD controller can be powered either externally through VLCD pin, or internally from an internal voltage generated by the embedded step-up converter.
- V<sub>BAT</sub> = 1.55 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

Note: When the functions supplied by  $V_{DDA}$ ,  $V_{DDUSB}$  or  $V_{DDIO2}$  are not used, these supplies should preferably be shorted to  $V_{DD}$ .



- Note: If these supplies are tied to ground, the I/Os supplied by these power supplies are not 5 V tolerant (refer to Table 19: Voltage characteristics).
- Note:  $V_{DDIOx}$  is the I/Os general purpose digital functions supply.  $V_{DDIOx}$  represents  $V_{DDIO1}$  or  $V_{DDIO2}$ , with  $V_{DDIO1} = V_{DD}$ .  $V_{DDIO2}$  supply voltage level is independent from  $V_{DDIO1}$ .



Figure 2. Power supply overview

#### 3.9.2 Power supply supervisor

The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage  $V_{DD}$  is below a specified threshold, without the need for an external reset circuit.

The lowest BOR level is 1.71V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}$  power supply and compares it to the VPVD threshold. An



interrupt can be generated when  $V_{DD}$  drops below the VPVD threshold and/or when  $V_{DD}$  is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

In addition, the device embeds a Peripheral Voltage Monitor which compares the independent supply voltages V<sub>DDA</sub>, V<sub>DDUSB</sub>, V<sub>DDIO2</sub> with a fixed threshold in order to ensure that the peripheral is in its functional supply range.



#### 3.9.3 Voltage regulator

Two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (MR) and the low-power regulator (LPR).

- The MR is used in the Run and Sleep modes and in the Stop 0 mode.
- The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the 32 Kbyte SRAM2 in Standby with SRAM2 retention.
- Both regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption.

The ultralow-power STM32L486xx supports dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the Main Regulator that supplies the logic ( $V_{CORF}$ ) can be adjusted according to the system's maximum operating frequency.

There are two power consumption ranges:

- Range 1 with the CPU running at up to 80 MHz.
- Range 2 with a maximum CPU frequency of 26 MHz. All peripheral clocks are also limited to 26 MHz.

The  $V_{CORE}$  can be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode.

• Low-power run mode with the CPU running at up to 2 MHz. Peripherals with independent clock can be clocked by HSI16.

When the MR is in use, the STM32L486xx with the external SMPS option allows to force an external  $V_{CORE}$  supply on the VDD12 supply pins.

When  $V_{DD12}$  is forced by an external source and is higher than the output of the internal LDO, the current is taken from this external supply and the overall power efficiency is significantly improved if using an external step down DC/DC converter.

#### 3.9.4 Low-power modes

The ultra-low-power STM32L486xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources.



|         | Doculator               |     |                   |                   | Table                | Table 4. STM32L486xx modes overview | erview                    | 1                          |                                       |
|---------|-------------------------|-----|-------------------|-------------------|----------------------|-------------------------------------|---------------------------|----------------------------|---------------------------------------|
| Mode    | Kegulator<br>(1)        | сри | Flash             | SRAM              | Clocks               | DMA & Peripherals <sup>(2)</sup>    | Wakeup source             | Consumption <sup>(3)</sup> | Wakeup time                           |
|         | MR<br>range 1           |     |                   |                   |                      |                                     |                           | 112 µA/MHz                 |                                       |
|         | SMPS<br>range 2<br>High | 50  | OM(4)             | Z                 |                      | AI                                  |                           | 40 µA/MHz <sup>(5)</sup>   |                                       |
|         | MR<br>range2            | 201 |                   | 5                 | ŚIĘ                  |                                     |                           | 100 µA/MHz                 |                                       |
|         | SMPS<br>range 2<br>Low  |     |                   |                   |                      | All except OTG_FS, RNG              |                           | 39 µА/МН2 <sup>(6)</sup>   |                                       |
| LPRun   | LPR                     | Yes | ON <sup>(4)</sup> | NO                | Any<br>except<br>PLL | All except OTG_FS, RNG              | N/A                       | 136 µA/MHz                 | to Range 1: 4 µs<br>to Range 2: 64 µs |
|         | MR range<br>1           |     |                   |                   |                      |                                     |                           | 37 µA/MHz                  |                                       |
|         | SMPS<br>range 2<br>High |     | ON(4)             | ON(7)             |                      | AI                                  | Any interrupt or          | 13 µА/МНz <sup>(5)</sup>   | 6 cycles                              |
|         | MR<br>range2            | 2   | 5                 |                   | Ś                    |                                     | event                     | 35 µA/MHz                  |                                       |
|         | SMPS<br>range 2<br>Low  |     |                   |                   |                      | All except OTG_FS, RNG              |                           | 15 µА/МНz <sup>(6)</sup>   | 6 cycles                              |
| LPSleep | LPR                     | No  | ON <sup>(4)</sup> | ON <sup>(7)</sup> | Any<br>except<br>PLL | All except OTG_FS, RNG              | Any interrupt or<br>event | 40 µA/MHz                  | 6 cycles                              |

DocID025977 Rev 6

25/258

57

|        |                        |        |       | Tab    | le 4. STN  | Table 4. STM32L486xx modes overview (continued)                                                                                                                                                                                                  | v (continued)                                                                                                                                                                                                                         |                                |                               |
|--------|------------------------|--------|-------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------|
| Mode   | Regulator<br>(1)       | сри    | Flash | SRAM   | Clocks     | DMA & Peripherals <sup>(2)</sup>                                                                                                                                                                                                                 | Wakeup source                                                                                                                                                                                                                         | Consumption <sup>(3)</sup>     | Wakeup time                   |
|        | Range 1 <sup>(8)</sup> |        | #U    | Z      | LSE        | BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=1,2)<br>DACX (x=1,2)<br>OPAMPx (x=1,2)<br>USARTX (x=15) <sup>(9)</sup>                                                                                                                               | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=12)<br>USARTx (x=15) <sup>(9)</sup>                                                                                                                                | 018<br>01                      | 0.7 µs in SRAM                |
|        | Range 2 <sup>(8)</sup> | 2      | 5     | 5      | LSI        | LPUART1 <sup>(9)</sup><br>I2Cx (x=13) <sup>(10)</sup><br>LPTIMx (x=1,2)<br>***<br>All other peripherals are<br>frozen.                                                                                                                           | LPUART1 <sup>(9)</sup><br>I2CX (x=13) <sup>(10)</sup><br>LPTIMX (x=1,2)<br>OTG_FS <sup>(11)</sup><br>SWPMI1 <sup>(12)</sup>                                                                                                           |                                | 4.5 µs in Flash               |
| Stop 1 | LPR                    | °<br>Z | Ğ     | Z<br>O | LSI<br>LSE | BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=1,2)<br>DACX (x=1,2)<br>OPAMPX (x=1,2)<br>USARTX (x=1,2)<br>USARTX (x=1,2)<br>LPUART1 <sup>(9)</sup><br>I2CX (x=13) <sup>(10)</sup><br>LPTIMX (x=1,2)<br>***<br>All other peripherals are<br>frozen. | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=12)<br>USARTx (x=15) <sup>(9)</sup><br>LPUART1 <sup>(9)</sup><br>12CX (x=13) <sup>(10)</sup><br>LPTIMX (x=1,2)<br>OTG_FS <sup>(11)</sup><br>SWPMI1 <sup>(12)</sup> | 6.6 µА w/o RTC<br>6.9 µA w RTC | 4 µs in SRAM<br>6 µs in Flash |

**Functional overview** 



| 5             |                                                                               | Regulator                                                                                                                                                                                                                                         |                                                |                                     | Тар                                       | le 4. STI                               | Table 4. STM32L486xx modes overview (continued)       Mathematical Control of the second | / (continued)                                                                                                                      | C                                 |                               |  |
|---------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|--|
| 7             | Mode                                                                          | (1)                                                                                                                                                                                                                                               | сРО                                            | Flash                               | SKAM                                      | CIOCKS                                  | UMA & Peripherals'-'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | wakeup source                                                                                                                      | Consumption                       | wakeup time                   |  |
|               | Stop 2                                                                        | LPR                                                                                                                                                                                                                                               | ON                                             | Off                                 | NO                                        | LSI                                     | BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=12)<br>I2C3 <sup>(10)</sup><br>LPUART1 <sup>(9)</sup><br>LPTIM1<br>***<br>All other peripherals are<br>frozen.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reset pin, all I/Os<br>BOR, PVD, PVM<br>RTC, LCD, IWDG<br>COMPx (x=12)<br>I2C3 <sup>(10)</sup><br>LPUART1 <sup>(9)</sup><br>LPTIM1 | 1.1 µA w/o RTC<br>1.4 µA w/RTC    | 5 µs in SRAM<br>7 µs in Flash |  |
| [             |                                                                               | LPR                                                                                                                                                                                                                                               |                                                |                                     | SRAM2<br>ON                               |                                         | BOR, RTC, IWDG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                    | 0.35 µA w/o RTC<br>0.65 µA w/ RTC |                               |  |
| DocID025977 R | Standby                                                                       | OFF                                                                                                                                                                                                                                               | Powered<br>Off                                 | Off                                 | Powered<br>Off                            | LSI                                     | All other peripherals are<br>powered off.<br>***<br>I/O configuration can be<br>floating, pull-up or pull-down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Keset pin<br>5 I/Os (WKUPx) <sup>(13)</sup><br>BOR, RTC, IWDG                                                                      | 0.12 µA w/o RTC<br>0.42 µA w/ RTC | 14 µs                         |  |
| lev 6         | Shutdown                                                                      | OFF                                                                                                                                                                                                                                               | Powered<br>Off                                 | Off                                 | Powered<br>Off                            | LSE                                     | RTC<br>***<br>All other peripherals are<br>powered off.<br>***<br>I/O configuration can be<br>floating, pull-up or pull-<br>down <sup>(14)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reset pin<br>5 I/Os (WKUPx) <sup>(13)</sup><br>RTC                                                                                 | 0.03 µA w/o RTC<br>0.33 µA w/ RTC | 256 µs                        |  |
|               | 1.     LPR mea       2.     All periph       3.     Typical cu       LPRun/LF | LPR means Main regulator is OFF and Low-power regulator is ON.<br>All peripherals can be active or clock gated to save power consumption.<br>Typical current at V <sub>DD</sub> = 1.8 V, 25°C. Consumptions values provided run<br>LPRun/LPSIeep. | ator is OFF<br>active or cloc<br>= 1.8 V, 25°C | and Low-<br>ck gated t<br>3. Consur | power regu<br>to save pow<br>mptions valu | lator is ON<br>er consum<br>ues provide | LPR means Main regulator is OFF and Low-power regulator is ON.<br>All peripherals can be active or clock gated to save power consumption.<br>Typical current at V <sub>DD</sub> = 1.8 V, 25°C. Consumptions values provided running from SRAM, Flash memory Off, 80 MHz in Range 1, 26 MHz in Range 2, 2 MHz in<br>LPRun/LPSleep.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | y Off, 80 MHz in Range 1                                                                                                           | , 26 MHz in Range 2, 2            | MHz in                        |  |

The Flash memory can be put in power-down and its clock can be gated off when executing from SRAM.

4. r. o.

Theoretical value based on  $V_{DD}$  = 3.3 V, DC/DC Efficiency of 85%,  $V_{CORE}$  = 1.10 V Theoretical value based on  $V_{DD}$  = 3.3 V, DC/DC Efficiency of 85%,  $V_{CORE}$  = 1.05 V

The SRAM1 and SRAM2 clocks can be gated on or off independently.

۲.

- U(S)ART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. *б* 
  - 10. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match.
    - OTG\_FS wakeup by resume from suspend and attach detection protocol event.
       SWPMI1 wakeup by resume from suspend.
- 13. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5.
- 14. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode.



By default, the microcontroller is in Run mode after a system or a power Reset. It is up to the user to select one of the low-power modes described below:

Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

• Low-power run mode

This mode is achieved with  $V_{CORE}$  supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU frequency is limited to 2 MHz. The peripherals with independent clock can be clocked by HSI16.

Low-power sleep mode

This mode is entered from the low-power run mode. Only the CPU clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the lowpower run mode.

• Stop 0, Stop 1 and Stop 2 modes

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the  $V_{CORE}$  domain are stopped, the PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are disabled. The LSE or LSI is still running.

The RTC can remain active (Stop mode with RTC, Stop mode without RTC).

Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition.

Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the  $V_{CORE}$  domain is put in a lower leakage mode.

Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption.

The system clock when exiting from Stop 0, Stop 1 or Stop 2 modes can be either MSI up to 48 MHz or HSI16, depending on software configuration.

• Standby mode

The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the  $V_{CORE}$  domain is powered off. The PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are also switched off.

The RTC can remain active (Standby mode with RTC, Standby mode without RTC).

The brown-out reset (BOR) always remains active in Standby mode.

The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating.

After entering Standby mode, SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2 can be retained in Standby mode, supplied by the low-power Regulator (Standby with SRAM2 retention mode).

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE). The system clock after wakeup is MSI up to 8 MHz.

57

#### Shutdown mode

The Shutdown mode allows to achieve the lowest power consumption. The internal regulator is switched off so that the  $V_{CORE}$  domain is powered off. The PLL, the HSI16, the MSI, the LSI and the HSE oscillators are also switched off.

The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC).

The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported.

SRAM1, SRAM2 and register contents are lost except for registers in the Backup domain.

The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper).

The system clock after wakeup is MSI at 4 MHz.



|                                                    |                  |                  |                      | s depen                | Stop |                   |     | р2                | Stan             |                   | Shute | down              |      |
|----------------------------------------------------|------------------|------------------|----------------------|------------------------|------|-------------------|-----|-------------------|------------------|-------------------|-------|-------------------|------|
| Peripheral                                         | Run              | Sleep            | Low-<br>power<br>run | Low-<br>power<br>sleep | -    | Wakeup capability | -   | Wakeup capability | -                | Wakeup capability | -     | Wakeup capability | VBAT |
| CPU                                                | Y                | -                | Y                    | -                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| Flash memory<br>(1 MB)                             | O <sup>(2)</sup> | O <sup>(2)</sup> | O <sup>(2)</sup>     | O <sup>(2)</sup>       | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| SRAM1 (96 KB)                                      | Y                | Y <sup>(3)</sup> | Y                    | Y <sup>(3)</sup>       | Y    | -                 | Y   | -                 | -                | -                 | -     | -                 | -    |
| SRAM2 (32 KB)                                      | Y                | Y <sup>(3)</sup> | Y                    | Y <sup>(3)</sup>       | Y    | -                 | Y   | -                 | O <sup>(4)</sup> | -                 | -     | -                 | -    |
| FSMC                                               | 0                | 0                | 0                    | 0                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| Quad SPI                                           | 0                | 0                | 0                    | 0                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| Backup Registers                                   | Y                | Y                | Y                    | Y                      | Y    | -                 | Y   | -                 | Y                | -                 | Y     | -                 | Y    |
| Brown-out reset<br>(BOR)                           | Y                | Y                | Y                    | Y                      | Y    | Y                 | Y   | Y                 | Y                | Y                 | -     | -                 | -    |
| Programmable<br>Voltage Detector<br>(PVD)          | 0                | 0                | 0                    | 0                      | 0    | 0                 | 0   | 0                 | -                | -                 | -     | -                 | -    |
| Peripheral Voltage<br>Monitor (PVMx;<br>x=1,2,3,4) | 0                | 0                | 0                    | 0                      | 0    | 0                 | 0   | 0                 | -                | -                 | -     | -                 | -    |
| DMA                                                | 0                | 0                | 0                    | 0                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| High Speed Internal<br>(HSI16)                     | 0                | 0                | 0                    | 0                      | (5)  | -                 | (5) | -                 | -                | -                 | -     | -                 | -    |
| High Speed External<br>(HSE)                       | 0                | 0                | 0                    | 0                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| Low Speed Internal<br>(LSI)                        | 0                | 0                | 0                    | 0                      | 0    | -                 | 0   | -                 | 0                | -                 | -     | -                 | -    |
| Low Speed External (LSE)                           | 0                | 0                | 0                    | 0                      | 0    | -                 | 0   | -                 | 0                | -                 | 0     | -                 | 0    |
| Multi-Speed Internal<br>(MSI)                      | 0                | 0                | 0                    | 0                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| Clock Security<br>System (CSS)                     | 0                | 0                | 0                    | 0                      | -    | -                 | -   | -                 | -                | -                 | -     | -                 | -    |
| Clock Security<br>System on LSE                    | 0                | 0                | 0                    | 0                      | 0    | 0                 | 0   | 0                 | 0                | 0                 | -     | -                 | -    |
| RTC / Auto wakeup                                  | 0                | 0                | 0                    | 0                      | 0    | 0                 | 0   | 0                 | 0                | 0                 | 0     | 0                 | 0    |
| Number of RTC<br>Tamper pins                       | 3                | 3                | 3                    | 3                      | 3    | 0                 | 3   | 0                 | 3                | 0                 | 3     | 0                 | 3    |
| LCD                                                | 0                | 0                | 0                    | 0                      | 0    | 0                 | 0   | 0                 | -                | -                 | -     | -                 | -    |



|                                   |                  |                  | lies dep             |                        |                  | o 0/1             | _                | p 2               | - | ndby              |   | down              |      |
|-----------------------------------|------------------|------------------|----------------------|------------------------|------------------|-------------------|------------------|-------------------|---|-------------------|---|-------------------|------|
| Peripheral                        | Run              | Sleep            | Low-<br>power<br>run | Low-<br>power<br>sleep | -                | Wakeup capability | -                | Wakeup capability | - | Wakeup capability | - | Wakeup capability | VBAT |
| USB OTG FS                        | O <sup>(8)</sup> | O <sup>(8)</sup> | -                    | -                      | -                | 0                 | -                | -                 | - | -                 | - | -                 | -    |
| USARTx<br>(x=1,2,3,4,5)           | 0                | 0                | 0                    | 0                      | O <sup>(6)</sup> | O <sup>(6)</sup>  | -                | -                 | - | -                 | - | -                 | -    |
| Low-power UART<br>(LPUART)        | 0                | 0                | 0                    | 0                      | O <sup>(6)</sup> | O <sup>(6)</sup>  | O <sup>(6)</sup> | O <sup>(6)</sup>  | - | -                 | - | -                 | -    |
| I2Cx (x=1,2)                      | 0                | 0                | 0                    | 0                      | O <sup>(7)</sup> | O <sup>(7)</sup>  | -                | -                 | - | -                 | - | -                 | -    |
| I2C3                              | 0                | 0                | 0                    | 0                      | O <sup>(7)</sup> | O <sup>(7)</sup>  | O <sup>(7)</sup> | O <sup>(7)</sup>  | - | -                 | - | -                 | -    |
| SPIx (x=1,2,3)                    | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| CAN                               | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| SDMMC1                            | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| SWPMI1                            | 0                | 0                | 0                    | 0                      | -                | 0                 | -                | -                 | - | -                 | - | -                 | -    |
| SAIx (x=1,2)                      | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| DFSDM1                            | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| ADCx (x=1,2,3)                    | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| DACx (x=1,2)                      | 0                | 0                | 0                    | 0                      | 0                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| VREFBUF                           | 0                | 0                | 0                    | 0                      | 0                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| OPAMPx (x=1,2)                    | 0                | 0                | 0                    | 0                      | 0                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| COMPx (x=1,2)                     | 0                | 0                | 0                    | 0                      | 0                | 0                 | 0                | 0                 | - | -                 | - | -                 | -    |
| Temperature sensor                | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| Timers (TIMx)                     | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| Low-power timer 1<br>(LPTIM1)     | 0                | 0                | 0                    | 0                      | 0                | 0                 | 0                | 0                 | - | -                 | - | -                 | -    |
| Low-power timer 2<br>(LPTIM2)     | 0                | 0                | 0                    | 0                      | 0                | 0                 | -                | -                 | - | -                 | - | -                 | -    |
| Independent<br>watchdog (IWDG)    | 0                | 0                | 0                    | 0                      | 0                | 0                 | 0                | 0                 | 0 | 0                 | - | -                 | -    |
| Window watchdog<br>(WWDG)         | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| SysTick timer                     | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| Touch sensing<br>controller (TSC) | 0                | 0                | 0                    | 0                      | -                | -                 | -                | -                 | - | -                 | - | -                 | -    |
| Random number<br>generator (RNG)  | O <sup>(8)</sup> | O <sup>(8)</sup> | -                    | -                      | -                | -                 | -                | -                 | _ | _                 | - | -                 | -    |

## Table 5. Functionalities depending on the working mode<sup>(1)</sup> (continued)

32/258



|                             |     |       |                      |                        | Stop | o 0/1             | Sto | op 2              | Star | ndby              | Shut | down              |      |
|-----------------------------|-----|-------|----------------------|------------------------|------|-------------------|-----|-------------------|------|-------------------|------|-------------------|------|
| Peripheral                  | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | -    | Wakeup capability | -   | Wakeup capability | -    | Wakeup capability | -    | Wakeup capability | VBAT |
| AES hardware<br>accelerator | 0   | 0     | 0                    | 0                      | -    | -                 | -   | -                 | -    | -                 | -    | -                 | -    |
| CRC calculation unit        | 0   | 0     | 0                    | 0                      | -    | -                 | -   | -                 | -    | -                 | -    | -                 | -    |
| GPIOs                       | 0   | 0     | 0                    | 0                      | 0    | 0                 | 0   | 0                 | (9)  | 5<br>pins<br>(10) | (11) | 5<br>pins<br>(10) | -    |

Table 5. Functionalities depending on the working mode<sup>(1)</sup> (continued)

1. Legend: Y = Yes (Enable). O = Optional (Disable by default. Can be enabled by software). - = Not available.

2. The Flash can be configured in power-down mode. By default, it is not in power-down mode.

3. The SRAM clock can be gated on or off.

4. SRAM2 content is preserved when the bit RRS is set in PWR\_CR3 register.

 Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not need it anymore.

6. UART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event.

7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match.

8. Voltage scaling Range 1 only.

9. I/Os can be configured with internal pull-up, pull-down or floating in Standby mode.

10. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5.

11. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode.

#### 3.9.5 Reset mode

In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O schmitt trigger is disable). In addition, the internal reset pull-up is deactivated when the reset source is internal.

#### 3.9.6 VBAT operation

The VBAT pin allows to power the device VBAT domain from an external battery, an external supercapacitor, or from  $V_{DD}$  when no external battery and an external supercapacitor are present. The VBAT pin supplies the RTC with LSE and the backup registers. Three anti-tamper detection pins are available in VBAT mode.

VBAT operation is automatically activated when V<sub>DD</sub> is not present.

An internal VBAT battery charging circuit is embedded and can be activated when  $\mathsf{V}_{\mathsf{DD}}$  is present.

Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation.



### 3.10 Interconnect matrix

Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency.

Depending on peripherals, these interconnections can operate in Run, Sleep, low-power run and sleep, Stop 0, Stop 1 and Stop 2 modes.

| Interconnect source                                                                                                                                  | Interconnect<br>destination | Interconnect action                                                | Run | Sleep | Low-power run | Low-power sleep | Stop 0 / Stop 1 | Stop 2   |
|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------|-----|-------|---------------|-----------------|-----------------|----------|
|                                                                                                                                                      | TIMx                        | Timers synchronization or chaining                                 | Υ   | Υ     | Υ             | Υ               | -               | -        |
| TIMx                                                                                                                                                 | ADCx<br>DACx<br>DFSDM1      | Conversion triggers                                                | Y   | Y     | Y             | Y               | -               | -        |
|                                                                                                                                                      | DMA                         | Memory to memory transfer trigger                                  | Y   | Y     | Υ             | Y               | -               | -        |
|                                                                                                                                                      | COMPx                       | Comparator output blanking                                         | Y   | Y     | Υ             | Y               | -               | -        |
| TIM16/TIM17                                                                                                                                          | IRTIM                       | Infrared interface output generation                               | Υ   | Υ     | Υ             | Υ               | -               | -        |
| COMPx                                                                                                                                                | TIM1, 8<br>TIM2, 3          | Timer input channel, trigger, break from analog signals comparison | Y   | Y     | Y             | Y               | -               | -        |
|                                                                                                                                                      | LPTIMERx                    | Low-power timer triggered by analog signals comparison             | Y   | Y     | Y             | Y               | Y               | Y<br>(1) |
| ADCx                                                                                                                                                 | TIM1, 8                     | Timer triggered by analog watchdog                                 | Y   | Y     | Υ             | Y               | -               | -        |
|                                                                                                                                                      | TIM16                       | Timer input channel from RTC events                                | Y   | Y     | Υ             | Y               | -               | -        |
| RTC                                                                                                                                                  | LPTIMERx                    | Low-power timer triggered by RTC alarms or tampers                 | Y   | Y     | Y             | Y               | Y               | Y<br>(1) |
| All clocks sources (internal and external)                                                                                                           | TIM2<br>TIM15, 16, 17       | Clock source used as input channel for RC measurement and trimming | Y   | Y     | Y             | Y               | -               | -        |
| USB                                                                                                                                                  | TIM2                        | Timer triggered by USB SOF                                         | Y   | Y     | -             | -               | -               | -        |
| CSS<br>CPU (hard fault)<br>RAM (parity error)<br>Flash memory (ECC error)<br>COMPx<br>PVD<br>DFSDM1 (analog<br>watchdog, short circuit<br>detection) | TIM1,8<br>TIM15,16,17       | Timer break                                                        | Y   | Y     | Y             | Y               | -               | -        |

Table 6. STM32L486xx peripherals interconnect matrix



| Interconnect source | Interconnect<br>destination | Interconnect action         | Run | Sleep | Low-power run | Low-power sleep | Stop 0 / Stop 1 | Stop 2   |
|---------------------|-----------------------------|-----------------------------|-----|-------|---------------|-----------------|-----------------|----------|
|                     | TIMx                        | External trigger            | Y   | Y     | Υ             | Υ               | -               | -        |
| GPIO                | LPTIMERx                    | External trigger            | Y   | Y     | Y             | Y               | Y               | Y<br>(1) |
|                     | ADCx<br>DACx<br>DFSDM1      | Conversion external trigger | Y   | Y     | Y             | Y               | _               | -        |

#### Table 6. STM32L486xx peripherals interconnect matrix (continued)

1. LPTIM1 only.



#### 3.11 Clocks and startup

The clock controller (see *Figure 3*) distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features:

- Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler
- **Safe clock switching:** clock sources can be changed safely on the fly in run mode through a configuration register.
- **Clock management:** to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- **System clock source:** four different clock sources can be used to drive the master clock SYSCLK:
  - 4-48 MHz high-speed external crystal or ceramic resonator (HSE), that can supply a PLL. The HSE can also be configured in bypass mode for an external clock.
  - 16 MHz high-speed internal RC oscillator (HSI16), trimmable by software, that can supply a PLL
  - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 12 frequencies from 100 kHz to 48 MHz. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than ±0.25% accuracy. In this mode the MSI can feed the USB device, saving the need of an external high-speed crystal (HSE). The MSI can supply a PLL.
  - System PLL which can be fed by HSE, HSI16 or MSI, with a maximum frequency at 80 MHz.
- **Auxiliary clock source:** two ultralow-power clock sources that can be used to drive the LCD controller and the real-time clock:
  - 32.768 kHz low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock.
  - 32 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock accuracy is ±5% accuracy.
- **Peripheral clock sources:** Several peripherals (USB, SDMMC, RNG, SAI, USARTs, I2Cs, LPTimers, ADC, SWPMI) have their own independent clock whatever the system clock. Three PLLs, each having three independent outputs allowing the highest flexibility, can generate independent clocks for the ADC, the USB/SDMMC/RNG and the two SAIs.
- **Startup clock:** after reset, the microcontroller restarts by default with an internal 4 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- **Clock security system (CSS):** this feature can be enabled by software. If a HSE clock failure occurs, the master clock is automatically switched to HSI16 and a software



interrupt is generated if enabled. LSE failure can also be detected and generated an interrupt.

- Clock-out capability:
  - MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application
  - LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes (except VBAT).

Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 80 MHz.





Figure 3. Clock tree

38/258



### 3.12 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. Fast I/O toggling can be achieved thanks to their mapping on the AHB2 bus.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

### 3.13 Direct memory access controller (DMA)

The device embeds 2 DMAs. Refer to *Table 7: DMA implementation* for the features implementation.

Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations.

The two DMA controllers have 14 channels in total, each dedicated to managing memory access requests from one or more peripherals. Each has an arbiter for handling the priority between DMA requests.

The DMA supports:

- 14 independently configurable channels (requests)
- Each channel is connected to dedicated hardware DMA requests, software trigger is also supported on each channel. This configuration is done by software.
- Priorities between requests from channels of one DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, etc.)
- Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size.
- Support for circular buffer management
- 3 event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel
- Memory-to-memory transfer
- Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers
- Access to Flash, SRAM, APB and AHB peripherals as source and destination
- Programmable number of data to be transferred: up to 65536.

#### Table 7. DMA implementation

| DMA features               | DMA1 | DMA2 |
|----------------------------|------|------|
| Number of regular channels | 7    | 7    |



## 3.14 Interrupts and events

#### 3.14.1 Nested vectored interrupt controller (NVIC)

The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 82 maskable interrupt channels plus the 16 interrupt lines of the  $Cortex^{@}$ -M4.

The NVIC benefits are the following:

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency.

#### 3.14.2 Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 40 edge detector lines used to generate interrupt/event requests and wake-up the system from Stop mode. Each external line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently A pending register maintains the status of the interrupt requests. The internal lines are connected to peripherals with wakeup from Stop mode capability. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 114 GPIOs can be connected to the 16 external interrupt lines.



## 3.15 Analog to digital converter (ADC)

The device embeds 3 successive approximation analog-to-digital converters with the following features:

- 12-bit native resolution, with built-in calibration
- 5.33 Msps maximum conversion rate with full resolution
  - Down to 18.75 ns sampling time
  - Increased conversion rate for lower resolution (up to 8.88 Msps for 6-bit resolution)
- Up to 24 external channels, some of them shared between ADC1 and ADC2, or ADC1, ADC2 and ADC3.
- 5 internal channels: internal reference voltage, temperature sensor, VBAT/3, DAC1 and DAC2 outputs.
- One external reference pin is available on some package, allowing the input voltage range to be independent from the power supply
- Single-ended and differential mode inputs
- Low-power design
  - Capable of low-current operation at low conversion rate (consumption decreases linearly with speed)
  - Dual clock domain architecture: ADC speed independent from CPU frequency
- Highly versatile digital interface
  - Single-shot or continuous/discontinuous sequencer-based scan mode: 2 groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions
  - Handles two ADC converters for dual mode operation (simultaneous or interleaved sampling modes)
  - Each ADC support multiple trigger inputs for synchronization with on-chip timers and external signals
  - Results stored into 3 data register or in RAM with DMA controller support
  - Data pre-processing: left/right alignment and per channel offset compensation
  - Built-in oversampling unit for enhanced SNR
  - Channel-wise programmable sampling time
  - Three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers
  - Hardware assistant to prepare the context of the injected channels to allow fast context switching

#### 3.15.1 Temperature sensor

The temperature sensor (TS) generates a voltage  $V_{TS}$  that varies linearly with temperature.

The temperature sensor is internally connected to the ADC1\_IN17 and ADC3\_IN17 input channels which is used to convert the sensor output voltage into a digital value.

The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only.



To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

| Calibration value name | Description                                                                                            | Memory address            |
|------------------------|--------------------------------------------------------------------------------------------------------|---------------------------|
| TS_CAL1                | TS ADC raw data acquired at a temperature of 30 °C (± 5 °C), $V_{DDA} = V_{REF+} = 3.0 V (\pm 10 mV)$  | 0x1FFF 75A8 - 0x1FFF 75A9 |
| TS_CAL2                | TS ADC raw data acquired at a temperature of 110 °C (± 5 °C), $V_{DDA} = V_{REF+} = 3.0 V (\pm 10 mV)$ | 0x1FFF 75CA - 0x1FFF 75CB |

|  | Table 8. | Temperature | sensor | calibration values |
|--|----------|-------------|--------|--------------------|
|--|----------|-------------|--------|--------------------|

#### 3.15.2 Internal voltage reference (V<sub>REFINT</sub>)

The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and Comparators. VREFINT is internally connected to the ADC1\_IN0 input channel. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode.

| Calibration value name | Description                                                                                                        | Memory address            |
|------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------|
| VREFINT                | Raw data acquired at a<br>temperature of 30 °C (± 5 °C),<br>V <sub>DDA</sub> = V <sub>REF+</sub> = 3.0 V (± 10 mV) | 0x1FFF 75AA - 0x1FFF 75AB |

#### Table 9. Internal voltage reference calibration values

#### 3.15.3 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware feature allows the application to measure the V<sub>BAT</sub> battery voltage using the internal ADC channel ADC1\_IN18 or ADC3\_IN18. As the V<sub>BAT</sub> voltage may be higher than V<sub>DDA</sub>, and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by 3. As a consequence, the converted digital value is one third the V<sub>BAT</sub> voltage.

## 3.16 Digital to analog converter (DAC)

Two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration.



This digital interface supports the following features:

- Up to two DAC output channels
- 8-bit or 12-bit output mode
- Buffer offset calibration (factory and user trimming)
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- Dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- External triggers for conversion
- Sample and hold low-power mode, with internal or external capacitor

The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels.

## 3.17 Voltage reference buffer (VREFBUF)

The STM32L486xx devices embed an voltage reference buffer which can be used as voltage reference for ADCs, DACs and also as voltage reference for external components through the VREF+ pin.

The internal voltage reference buffer supports two voltages:

- 2.048 V
- 2.5 V

An external voltage reference can be provided through the VREF+ pin when the internal voltage reference buffer is off.

The VREF+ pin is double-bonded with VDDA on some packages. In these packages the internal voltage reference buffer is not available.



Figure 4. Voltage reference buffer



## 3.18 Comparators (COMP)

The STM32L486xx devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low-power) and with selectable output polarity.

The reference voltage can be one of the following:

- External I/O
- DAC output channels
- Internal reference voltage or submultiple (1/4, 1/2, 3/4).

All comparators can wake up from Stop mode, generate interrupts and breaks for the timers and can be also combined into a window comparator.

## 3.19 Operational amplifier (OPAMP)

The STM32L486xx embeds two operational amplifiers with external or internal follower routing and PGA capability.

The operational amplifier features:

- Low input bias current
- Low offset voltage
- Low-power mode
- Rail-to-rail input

## **3.20** Touch sensing controller (TSC)

The touch sensing controller provides a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect finger presence near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application.



The main features of the touch sensing controller are the following:

- Proven and robust surface charge transfer acquisition principle
- Supports up to 24 capacitive sensing channels
- Up to 3 capacitive sensing channels can be acquired in parallel offering a very good response time
- Spread spectrum feature to improve system robustness in noisy environments
- Full hardware management of the charge transfer acquisition sequence
- Programmable charge transfer frequency
- Programmable sampling capacitor I/O pin
- Programmable channel I/O pin
- Programmable max count value to avoid long acquisition when a channel is faulty
- Dedicated end of acquisition and max count error flags with interrupt capability
- One sampling capacitor for up to 3 capacitive sensing channels to reduce the system components
- Compatible with proximity, touchkey, linear and rotary touch sensor implementation
- Designed to operate with STMTouch touch sensing firmware library

Note: The number of capacitive sensing channels is dependent on the size of the packages and subject to I/O availability.

## 3.21 Liquid crystal display controller (LCD)

The LCD drives up to 8 common terminals and 44 segment terminals to drive up to 320 pixels.

- Internal step-up converter to guarantee functionality and contrast control irrespective of V<sub>DD</sub>. This converter can be deactivated, in which case the VLCD pin is used to provide the voltage to the LCD
- Supports static, 1/2, 1/3, 1/4 and 1/8 duty
- Supports static, 1/2, 1/3 and 1/4 bias
- Phase inversion to reduce power consumption and EMI
- Integrated voltage output buffers for higher LCD driving capability
- Up to 8 pixels can be programmed to blink
- Unneeded segments and common pins can be used as general I/O pins
- LCD RAM can be updated at any time owing to a double-buffer
- The LCD controller can operate in Stop mode

## 3.22 Digital filter for Sigma-Delta Modulators (DFSDM)

The device embeds one DFSDM with 4 digital filters modules and 8 external input serial channels (transceivers) or alternately 8 internal parallel inputs support.

The DFSDM peripheral is dedicated to interface the external  $\Sigma\Delta$  modulators to microcontroller and then to perform digital filtering of the received data streams (which represent analog value on  $\Sigma\Delta$  modulators inputs). DFSDM can also interface PDM (Pulse Density Modulation) microphones and perform PDM to PCM conversion and filtering in



hardware. DFSDM features optional parallel data stream inputs from microcontrollers memory (through DMA/CPU transfers into DFSDM).

DFSDM transceivers support several serial interface formats (to support various  $\Sigma\Delta$  modulators). DFSDM digital filter modules perform digital processing according user selected filter parameters with up to 24-bit final ADC resolution.

The DFSDM peripheral supports:

- 8 multiplexed input digital serial channels:
  - configurable SPI interface to connect various SD modulator(s)
  - configurable Manchester coded 1 wire interface support
  - PDM (Pulse Density Modulation) microphone input support
  - maximum input clock frequency up to 20 MHz (10 MHz for Manchester coding)
  - clock output for SD modulator(s): 0..20 MHz
- alternative inputs from 8 internal digital parallel channels (up to 16 bit input resolution):
  - internal sources: device memory data streams (DMA)
- 4 digital filter modules with adjustable digital signal processing:
  - Sinc<sup>x</sup> filter: filter order/type (1..5), oversampling ratio (up to 1..1024)
  - integrator: oversampling ratio (1..256)
- up to 24-bit output data resolution, signed output data format
- automatic data offset correction (offset stored in register by user)
- continuous or single conversion
- start-of-conversion triggered by:
  - software trigger
  - internal timers
  - external events
  - start-of-conversion synchronously with first digital filter module (DFSDM1\_FLT0)
- analog watchdog feature:
  - low value and high value data threshold registers
  - dedicated configurable Sincx digital filter (order = 1..3, oversampling ratio = 1..32)
  - input from final output data or from selected input digital serial channels
  - continuous monitoring independently from standard conversion
- short circuit detector to detect saturated analog input values (bottom and top range):
  - up to 8-bit counter to detect 1..256 consecutive 0's or 1's on serial data stream
  - monitoring continuously each input serial channel
- break signal generation on analog watchdog event or on short circuit detector event
- extremes detector:
  - storage of minimum and maximum values of final conversion data
  - refreshed by software
- DMA capability to read the final conversion data
- interrupts: end of conversion, overrun, analog watchdog, short circuit, input serial channel clock absence
- "regular" or "injected" conversions:
  - "regular" conversions can be requested at any time or even in continuous mode



without having any impact on the timing of "injected" conversions

- "injected" conversions for precise timing and with high conversion priority

| DFSDM features            | DFSDM1 |
|---------------------------|--------|
| Number of channels        | 8      |
| Number of filters         | 4      |
| Input from internal ADC   | -      |
| Supported trigger sources | 10     |
| Pulses skipper            | -      |
| ID registers support      | -      |

| Table 10. | DFSDM1 | implementation |
|-----------|--------|----------------|
|           |        | Implementation |

## 3.23 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

## 3.24 Advanced encryption standard hardware accelerator (AES)

The devices embed an AES hardware accelerator can be used to both encipher and decipher data using AES algorithm.

The AES peripheral supports:

- Encryption/Decryption using AES Rijndael Block Cipher algorithm
- NIST FIPS 197 compliant implementation of AES encryption/decryption algorithm
- 128-bit and 256-bit register for storing the encryption, decryption or derivation key (4x 32-bit registers)
- Electronic codebook (ECB), Cipher block chaining (CBC), Counter mode (CTR), Galois Counter Mode (GCM), Galois Message Authentication Code mode (GMAC) and Cipher Message Authentication Code mode (CMAC) supported.
- Key scheduler
- Key derivation for decryption
- 128-bit data block processing
- 128-bit, 256-bit key length
- 1x32-bit INPUT buffer and 1x32-bit OUTPUT buffer.
- Register access supporting 32-bit data width only.
- One 128-bit Register for the initialization vector when AES is configured in CBC mode or for the 32-bit counter initialization when CTR mode is selected, GCM mode or CMAC mode.
- Automatic data flow control with support of direct memory access (DMA) using 2 channels, one for incoming data, and one for outcoming data.
- Suspend a message if another message with a higher priority needs to be processed



## 3.25 Timers and watchdogs

The STM32L486xx includes two advanced control timers, up to nine general-purpose timers, two basic timers, two low-power timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers.

| Timer type          | Timer        | Counter resolution | Counter<br>type      | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary<br>outputs |
|---------------------|--------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|--------------------------|
| Advanced control    | TIM1, TIM8   | 16-bit             | Up, down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | 3                        |
| General-<br>purpose | TIM2, TIM5   | 32-bit             | Up, down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                       |
| General-<br>purpose | TIM3, TIM4   | 16-bit             | Up, down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                       |
| General-<br>purpose | TIM15        | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 2                               | 1                        |
| General-<br>purpose | TIM16, TIM17 | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 1                               | 1                        |
| Basic               | TIM6, TIM7   | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                       |

 Table 11. Timer feature comparison

### 3.25.1 Advanced-control timer (TIM1, TIM8)

The advanced-control timer can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes) with full modulation capability (0-100%)
- One-pulse mode output

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs.

Many features are shared with those of the general-purpose TIMx timers (described in *Section 3.25.2*) using the same architecture, so the advanced-control timers can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.



## 3.25.2 General-purpose timers (TIM2, TIM3, TIM4, TIM5, TIM15, TIM16, TIM17)

There are up to seven synchronizable general-purpose timers embedded in the STM32L486xx (see *Table 11* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

• TIM2, TIM3, TIM4 and TIM5

They are full-featured general-purpose timers:

- TIM2 and TIM5 have a 32-bit auto-reload up/downcounter and 32-bit prescaler
- TIM3 and TIM4 have 16-bit auto-reload up/downcounter and 16-bit prescaler.

These timers feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining.

The counters can be frozen in debug mode.

All have independent DMA request generation and support quadrature encoders.

• TIM15, 16 and 17

They are general-purpose timers with mid-range features:

They have 16-bit auto-reload upcounters and 16-bit prescalers.

- TIM15 has 2 channels and 1 complementary channel
- TIM16 and TIM17 have 1 channel and 1 complementary channel

All channels can be used for input capture/output compare, PWM or one-pulse mode output.

The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation.

The counters can be frozen in debug mode.

## 3.25.3 Basic timers (TIM6 and TIM7)

The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebases.

## 3.25.4 Low-power timer (LPTIM1 and LPTIM2)

The devices embed two low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSI or an external clock. They are able to wakeup the system from Stop mode.

LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes.

LPTIM2 is active in Stop 0 and Stop 1 mode.



This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous/ one shot mode
- Selectable software/hardware input trigger
- Selectable clock source
  - Internal clock sources: LSE, LSI, HSI16 or APB clock
  - External clock source over LPTIM input (working even with no internal clock source running, used by pulse counter application).
- Programmable digital glitch filter
- Encoder mode (LPTIM1 only)

#### 3.25.5 Infrared interface (IRTIM)

The STM32L486xx includes one infrared interface (IRTIM). It can be used with an infrared LED to perform remote control functions. It uses TIM16 and TIM17 output channels to generate output signal waveforms on IR\_OUT pin.

#### 3.25.6 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

#### 3.25.7 System window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.25.8 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source





50/258

## 3.26 Real-time clock (RTC) and backup registers

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month.
- Two programmable alarms.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode.
- 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period.

The RTC and the 32 backup registers are supplied through a switch that takes power either from the  $V_{DD}$  supply when present or from the VBAT pin.

The backup registers are 32-bit registers used to store 128 bytes of user application data when  $V_{DD}$  power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode.

The RTC clock sources can be:

- A 32.768 kHz external crystal (LSE)
- An external resonator or oscillator (LSE)
- The internal low power RC oscillator (LSI, with typical frequency of 32 kHz)
- The high-speed external clock (HSE) divided by 32.

The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode.

All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes.



## 3.27 Inter-integrated circuit interface (I<sup>2</sup>C)

The device embeds three I2C. Refer to *Table 12: I2C implementation* for the features implementation.

The I<sup>2</sup>C bus interface handles communications between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing.

The I2C peripheral supports:

- I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility:
  - Slave and master modes, multimaster capability
  - Standard-mode (Sm), with a bitrate up to 100 kbit/s
  - Fast-mode (Fm), with a bitrate up to 400 kbit/s
  - Fast-mode Plus (Fm+), with a bitrate up to 1 Mbit/s and 20 mA output drive I/Os
  - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses
  - Programmable setup and hold times
  - Optional clock stretching
- System Management Bus (SMBus) specification rev 2.0 compatibility:
  - Hardware PEC (Packet Error Checking) generation and verification with ACK control
  - Address resolution protocol (ARP) support
  - SMBus alert
- Power System Management Protocol (PMBus<sup>TM</sup>) specification rev 1.1 compatibility
- Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming. Refer to Figure 3: Clock tree.
- Wakeup from Stop mode on address match
- Programmable analog and digital noise filters
- 1-byte buffer with DMA capability

#### Table 12. I2C implementation

| I2C features <sup>(1)</sup>                                 | I2C1 | I2C2 | I2C3 |
|-------------------------------------------------------------|------|------|------|
| Standard-mode (up to 100 kbit/s)                            | Х    | Х    | Х    |
| Fast-mode (up to 400 kbit/s)                                | Х    | Х    | Х    |
| Fast-mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х    | Х    | Х    |
| Programmable analog and digital noise filters               | Х    | Х    | Х    |
| SMBus/PMBus hardware support                                | Х    | Х    | Х    |
| Independent clock                                           | Х    | Х    | Х    |
| Wakeup from Stop 0 / Stop 1 mode on address match           | Х    | Х    | Х    |
| Wakeup from Stop 2 mode on address match                    | -    | -    | Х    |

1. X: supported



# 3.28 Universal synchronous/asynchronous receiver transmitter (USART)

The STM32L486xx devices have three embedded universal synchronous receiver transmitters (USART1, USART2 and USART3) and two universal asynchronous receiver transmitters (UART4, UART5).

These interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. They provide hardware management of the CTS and RTS signals, and RS485 Driver Enable. They are able to communicate at speeds of up to 10Mbit/s.

USART1, USART2 and USART3 also provide Smart Card mode (ISO 7816 compliant) and SPI-like communication capability.

All USART have a clock domain independent from the CPU clock, allowing the USARTx (x=1,2,3,4,5) to wake up the MCU from Stop mode using baudrates up to 204 Kbaud. The wake up events from Stop mode are programmable and can be:

- Start bit detection
- Any received data frame
- A specific programmed data frame

All USART interfaces can be served by the DMA controller.

| USART modes/features <sup>(1)</sup>   | USART1 | USART2 | USART3     | UART4     | UART5 | LPUART1 |
|---------------------------------------|--------|--------|------------|-----------|-------|---------|
| Hardware flow control for modem       | Х      | Х      | Х          | Х         | Х     | Х       |
| Continuous communication using DMA    | Х      | Х      | Х          | Х         | Х     | Х       |
| Multiprocessor communication          | Х      | Х      | Х          | Х         | Х     | Х       |
| Synchronous mode                      | Х      | Х      | Х          | -         | -     | -       |
| Smartcard mode                        | Х      | Х      | Х          | -         | -     | -       |
| Single-wire half-duplex communication | Х      | Х      | Х          | Х         | Х     | Х       |
| IrDA SIR ENDEC block                  | Х      | Х      | Х          | Х         | х     | -       |
| LIN mode                              | Х      | Х      | Х          | Х         | Х     | -       |
| Dual clock domain                     | Х      | Х      | Х          | Х         | Х     | Х       |
| Wakeup from Stop 0 / Stop 1 modes     | Х      | Х      | Х          | Х         | Х     | Х       |
| Wakeup from Stop 2 mode               | -      | -      | -          | -         | -     | Х       |
| Receiver timeout interrupt            | Х      | Х      | Х          | Х         | Х     | -       |
| Modbus communication                  | Х      | Х      | Х          | Х         | х     | -       |
| Auto baud rate detection              |        | )      | X (4 modes | )         |       | -       |
| Driver Enable                         | Х      | Х      | Х          | Х         | Х     | Х       |
| LPUART/USART data length              |        | •      | 7, 8 ar    | nd 9 bits | •     | •       |

Table 13. STM32L486xx USART/UART/LPUART features

1. X = supported.



# 3.29 Low-power universal asynchronous receiver transmitter (LPUART)

The device embeds one Low-Power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication.

The LPUART has a clock domain independent from the CPU clock, and can wakeup the system from Stop mode using baudrates up to 220 Kbaud. The wake up events from Stop mode are programmable and can be:

- Start bit detection
- Any received data frame
- A specific programmed data frame

Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates.

LPUART interface can be served by the DMA controller.

54/258



## 3.30 Serial peripheral interface (SPI)

Three SPI interfaces allow communication up to 40 Mbits/s in master and up to 24 Mbits/s slave modes, in half-duplex, full-duplex and simplex modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interfaces support NSS pulse mode, TI mode and Hardware CRC calculation.

All SPI interfaces can be served by the DMA controller.

## 3.31 Serial audio interfaces (SAI)

The device embeds 2 SAI. Refer to *Table 14: SAI implementation* for the features implementation. The SAI bus interface handles communications between the microcontroller and the serial audio protocol.

The SAI peripheral supports:

- Two independent audio sub-blocks which can be transmitters or receivers with their respective FIFO.
- 8-word integrated FIFOs for each audio sub-block.
- Synchronous or asynchronous mode between the audio sub-blocks.
- Master or slave configuration independent for both audio sub-blocks.
- Clock generator for each audio block to target independent audio frequency sampling when both audio sub-blocks are configured in master mode.
- Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit.
- Peripheral with large configurability and flexibility allowing to target as example the following audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF out.
- Up to 16 slots available with configurable size and with the possibility to select which ones are active in the audio frame.
- Number of bits by frame may be configurable.
- Frame synchronization active level configurable (offset, bit length, level).
- First active bit position in the slot is configurable.
- LSB first or MSB first for data transfer.
- Mute mode.
- Stereo/Mono audio frame capability.
- Communication clock strobing edge configurable (SCK).
- Error flags with associated interrupts if enabled respectively.
  - Overrun and underrun detection.
  - Anticipated frame synchronization signal detection in slave mode.
  - Late frame synchronization signal detection in slave mode.
  - Codec not ready for the AC'97 mode in reception.
- Interruption sources when enabled:
  - Errors.
  - FIFO requests.
- DMA interface with 2 dedicated channels to handle access to the dedicated integrated FIFO of each SAI audio sub-block.



| SAI features <sup>(1)</sup>                            | SAI1       | SAI2       |
|--------------------------------------------------------|------------|------------|
| I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97         | Х          | Х          |
| Mute mode                                              | Х          | Х          |
| Stereo/Mono audio frame capability.                    | Х          | Х          |
| 16 slots                                               | Х          | Х          |
| Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit | Х          | Х          |
| FIFO Size                                              | X (8 Word) | X (8 Word) |
| SPDIF                                                  | Х          | Х          |

#### Table 14. SAI implementation

1. X: supported

## 3.32 Single wire protocol master interface (SWPMI)

The Single wire protocol master interface (SWPMI) is the master interface corresponding to the Contactless Frontend (CLF) defined in the ETSI TS 102 613 technical specification. The main features are:

- full-duplex communication mode
- automatic SWP bus state management (active, suspend, resume)
- configurable bitrate up to 2 Mbit/s
- automatic SOF, EOF and CRC handling

SWPMI can be served by the DMA controller.

## 3.33 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.



The CAN peripheral supports:

- Supports CAN protocol version 2.0 A, B Active
- Bit rates up to 1 Mbit/s
- Transmission
  - Three transmit mailboxes
  - Configurable transmit priority
- Reception
  - Two receive FIFOs with three stages
  - 14 Scalable filter banks
  - Identifier list feature
  - Configurable FIFO overrun
  - Time-triggered communication option
    - Disable automatic retransmission mode
    - 16-bit free running timer
    - Time Stamp sent in last two data bytes
- Management
  - Maskable interrupts
  - Software-efficient mailbox mapping at a unique address space

# 3.34 Secure digital input/output and MultiMediaCards Interface (SDMMC)

The card host interface (SDMMC) provides an interface between the APB peripheral bus and MultiMediaCards (MMCs), SD memory cards and SDIO cards.

The SDMMC features include the following:

- Full compliance with MultiMediaCard System Specification Version 4.2. Card support for three different databus modes: 1-bit (default), 4-bit and 8-bit
- Full compatibility with previous versions of MultiMediaCards (forward compatibility)
- Full compliance with SD Memory Card Specifications Version 2.0
- Full compliance with SD I/O Card Specification Version 2.0: card support for two different databus modes: 1-bit (default) and 4-bit
- Data transfer up to 48 MHz for the 8 bit mode
- Data write and read with DMA capability

## 3.35 Universal serial bus on-the-go full-speed (OTG\_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 2.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG controller requires a dedicated 48 MHz clock that can be provided by the internal multispeed oscillator (MSI) automatically trimmed by 32.768 kHz external oscillator (LSE). This allows to use the USB device without external high speed crystal (HSE).



The major features are:

- Combined Rx and Tx FIFO size of 1.25 KB with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 1 bidirectional control endpoint + 5 IN endpoints + 5 OUT endpoints
- 12 host channels with periodic OUT support
- HNP/SNP/IP inside (no need for any external resistor)
- USB 2.0 LPM (Link Power Management) support
- Battery Charging Specification Revision 1.2 support
- Internal FS OTG PHY support

For OTG/Host modes, a power switch is needed in case bus-powered devices are connected.

## **3.36** Flexible static memory controller (FSMC)

The Flexible static memory controller (FSMC) includes two memory controllers:

- The NOR/PSRAM memory controller
- The NAND/memory controller

This memory controller is also named Flexible memory controller (FMC).

The main features of the FMC controller are the following:

- Interface with static-memory mapped devices including:
  - Static random access memory (SRAM)
  - NOR Flash memory/OneNAND Flash memory
  - PSRAM (4 memory banks)
  - NAND Flash memory with ECC hardware to check up to 8 Kbyte of data
- 8-,16- bit data bus width
- Independent Chip Select control for each memory bank
- Independent configuration for each memory bank
- Write FIFO
- The Maximum FMC\_CLK frequency for synchronous accesses is HCLK/2.

#### LCD parallel interface

The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.



## 3.37 Quad SPI memory interface (QUADSPI)

The Quad SPI is a specialized communication interface targeting single, dual or quad SPI flash memories. It can operate in any of the three following modes:

- Indirect mode: all the operations are performed using the QUADSPI registers
- Status polling mode: the external flash status register is periodically read and an interrupt can be generated in case of flag setting
- Memory-mapped mode: the external Flash is memory mapped and is seen by the system as if it were an internal memory

The Quad SPI interface supports:

- Three functional modes: indirect, status-polling, and memory-mapped
- SDR and DDR support
- Fully programmable opcode for both indirect and memory mapped mode
- Fully programmable frame format for both indirect and memory mapped mode
- Each of the 5 following phases can be configured independently (enable, length, single/dual/quad communication)
  - Instruction phase
  - Address phase
  - Alternate bytes phase
  - Dummy cycles phase
  - Data phase
- Integrated FIFO for reception and transmission
- 8, 16, and 32-bit data accesses are allowed
- DMA channel for indirect mode operations
- Programmable masking for external flash flag management
- Timeout management
- Interrupt generation on FIFO threshold, timeout, status match, operation complete, and access error



## 3.38 Development support

### 3.38.1 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

## 3.38.2 Embedded Trace Macrocell™

The ARM Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32L486xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell operates with third party debugger software tools.



## 4 Pinouts and pin description



Figure 5. STM32L486Zx LQFP144 pinout<sup>(1)</sup>

1. The above figure shows the package top view.





Figure 6. STM32L486Zx, external SMPS device, LQFP144 pinout<sup>(1)</sup>



|   | 1                  | 2    | 3               | 4               | 5   | 6    | 7      | 8    | 9    | 10   | 11     | 12   |     |
|---|--------------------|------|-----------------|-----------------|-----|------|--------|------|------|------|--------|------|-----|
| A | PE3                | PE1  | PB8             | BOOTO           | PD7 | PD5  | PB4    | PB3  | PA15 | PA14 | PA13   | PA12 |     |
| в | PE4                | PE2  | PB9             | PB7             | PB6 | PD6  | PD4    | PD3  | PD1  | PC12 | PC10   | PA11 |     |
| с | PC13               | PE5  | PE0             | VDD             | PB5 | PG14 | PG13   | PD2  | PD0  | PC11 | VDDUSB | PA10 |     |
| D | PC14-<br>OSC32_IN  | PE6  | VSS             | PF2             | PF1 | PF0  | PG12   | PG10 | PG9  | PA9  | PA8    | PC9  |     |
| E | PC15-<br>OSC32_OUT | VBAT | VSS             | PF3             |     |      |        |      | PG5  | PC8  | PC7    | PC6  |     |
| F | PH0-OSC_IN         | VSS  | PF4             | PF5             |     | VSS  | VSS    |      | PG3  | PG4  | VSS    | VSS  |     |
| G | PH1-<br>OSC_OUT    | VDD  | PG11            | PG6             |     | VDD  | VDDIO2 |      | PG1  | PG2  | VDD    | VDD  |     |
| н | PC0                | NRST | VDD             | PG7             |     |      |        |      | PG0  | PD15 | PD14   | PD13 |     |
| J | VSSA/VREF-         | PC1  | PC2             | PA4             | PA7 | PG8  | PF12   | PF14 | PF15 | PD12 | PD11   | PD10 |     |
| к | PG15               | PC3  | PA2             | PA5             | PC4 | PF11 | PF13   | PD9  | PD8  | PB15 | PB14   | PB13 |     |
| L | VREF+              | PA0  | PA3             | PA6             | PC5 | PB2  | PE8    | PE10 | PE12 | PB10 | PB11   | PB12 |     |
| м | VDDA               | PA1  | OPAMP1_<br>VINM | OPAMP2_<br>VINM | PB0 | PB1  | PE7    | PE9  | PE11 | PE13 | PE14   | PE15 |     |
|   |                    |      |                 |                 |     |      |        |      |      |      |        | MSv3 | 350 |

Figure 7. STM32L486Qx UFBGA132 ballout<sup>(1)</sup>



1. The above figure shows the package top view.



|   |        | -    |      |      |        |        |       |                    |                   |
|---|--------|------|------|------|--------|--------|-------|--------------------|-------------------|
|   | 1      | 2    | 3    | 4    | 5      | 6      | 7     | 8                  | 9                 |
| А | VDDUSB | PA15 | PD2  | PG9  | PG14   | PB3    | PB7   | vss                | VDD               |
| в | VSS    | PA14 | PC12 | PG10 | PG13   | VDDIO2 | PB6   | PC13               | VBAT              |
| с | PA12   | PA13 | PC11 | PG11 | PG12   | PB4    | PB5   | PC15-<br>OSC32_OUT | PC14-<br>OSC32_IN |
| D | PA11   | PA10 | PC10 |      |        |        | BOOT0 | PH1-<br>OSC_OUT    | PH0-OSC_IN        |
| E | PC9    | PA8  | PA9  | v    | VLCSP7 | 2      | PB8   | PB9                | NRST              |
| F | PC7    | PC8  | PC6  |      |        |        | PC2   | PC1                | PC0               |
| G | PB15   | PB14 | PB11 | PA1  | PA4    | PA2    | PC3   | VREF+              | VSSA/VREF-        |
| н | PB12   | PB13 | PB10 | PA7  | PA6    | PA5    | PA3   | PA0                | VDDA              |
| J | VDD    | VSS  | PB2  | PB1  | PB0    | PC5    | PC4   | VDD                | VSS               |
|   |        |      |      |      |        |        |       |                    |                   |

|   | 1      | 2    | 3    | 4    | 5       | 6      | 7     | 8                  | 9                 |
|---|--------|------|------|------|---------|--------|-------|--------------------|-------------------|
| A | VDDUSB | PC10 | PD2  | PG9  | PG14    | PB3    | BOOTO | vss                | VDD               |
| в | vss    | PA14 | PC12 | PG10 | PG13    | VDDIO2 | PB7   | VDD12              | VBAT              |
| 2 | PA12   | PA13 | PA15 | PG12 | PB4     | PB8    | PC13  | PC15-<br>OSC32_OUT | PC14-<br>OSC32_IN |
| D | PA11   | PA10 | PC11 |      |         |        | PB9   | PH1-<br>OSC_OUT    | PH0-OSC_IN        |
| E | PC9    | PA8  | PA9  | v    | WLCSP72 |        | PB5   | PB6                | NRST              |
| F | VDD    | PC7  | PC8  |      |         |        | PC2   | PC1                | PC0               |
| G | PB15   | PC6  | PB14 | PA2  | PA0     | PA1    | PC3   | VREF+              | VSSA/VREF-        |
| н | PB12   | PB13 | PB11 | PA7  | PA5     | PA4    | PA3   | VDD                | VDDA              |
| J | VDD12  | VSS  | PB10 | PB0  | PB1     | PB2    | PC4   | PA6                | VSS               |
|   |        |      |      |      |         |        |       | •                  |                   |

1. The above figure shows the package top view.











| Name          | Abbreviation                                                                                                                    | Definition                                                    |  |  |  |  |  |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Pin name      | Unless otherwise specified in brackets below the pin name, the pin function during and reset is the same as the actual pin name |                                                               |  |  |  |  |  |  |  |  |
|               | S                                                                                                                               | Supply pin                                                    |  |  |  |  |  |  |  |  |
| Pin type      | I                                                                                                                               | Input only pin                                                |  |  |  |  |  |  |  |  |
|               | I/O                                                                                                                             | Input / output pin                                            |  |  |  |  |  |  |  |  |
|               | FT                                                                                                                              | 5 V tolerant I/O                                              |  |  |  |  |  |  |  |  |
|               | TT                                                                                                                              | 3.6 V tolerant I/O                                            |  |  |  |  |  |  |  |  |
|               | В                                                                                                                               | Dedicated BOOT0 pin                                           |  |  |  |  |  |  |  |  |
|               | RST                                                                                                                             | Bidirectional reset pin with embedded weak pull-up resistor   |  |  |  |  |  |  |  |  |
| I/O structure |                                                                                                                                 | Option for TT or FT I/Os                                      |  |  |  |  |  |  |  |  |
| NO Structure  | _f <sup>(1)</sup>                                                                                                               | I/O, Fm+ capable                                              |  |  |  |  |  |  |  |  |
|               | _l <sup>(2)</sup>                                                                                                               | I/O, with LCD function supplied by $V_{LCD}$                  |  |  |  |  |  |  |  |  |
|               | _u <sup>(3)</sup>                                                                                                               | I/O, with USB function supplied by $V_{DDUSB}$                |  |  |  |  |  |  |  |  |
|               | _a <sup>(4)</sup>                                                                                                               | I/O, with Analog switch function supplied by $V_{\text{DDA}}$ |  |  |  |  |  |  |  |  |
|               | _s <sup>(5)</sup>                                                                                                               | I/O supplied only by V <sub>DDIO2</sub>                       |  |  |  |  |  |  |  |  |



| Na        | me                     | Abbreviation                   | Definition                                                        |  |  |  |  |  |
|-----------|------------------------|--------------------------------|-------------------------------------------------------------------|--|--|--|--|--|
| Nc        | otes                   | Unless otherwise specified by  | a note, all I/Os are set as analog inputs during and after reset. |  |  |  |  |  |
| Pin       | Alternate<br>functions | Functions selected through G   | PIOx_AFR registers                                                |  |  |  |  |  |
| functions | Additional functions   | Functions directly selected/er | nabled through peripheral registers                               |  |  |  |  |  |

#### Table 15. Legend/abbreviations used in the pinout table (continued)

1. The related I/O structures in *Table 16* are: FT\_f, FT\_fa, FT\_fl, FT\_fla.

2. The related I/O structures in *Table 16* are: FT\_I, FT\_fI, FT\_lu.

3. The related I/O structures in *Table 16* are: FT\_u, FT\_lu.

4. The related I/O structures in *Table 16* are: FT\_a, FT\_la, FT\_fa, FT\_fa, TT\_a, TT\_la.

5. The related I/O structures in *Table 16* are: FT\_s, FT\_fs.

|        |             |         | Pin l        | Numb    | er       |         |              |                                       |          |               |       | Pin functions                                                                                |                         |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                          | Additional<br>functions |
| -      | _           | -       | -            | 1       | B2       | 1       | 1            | PE2                                   | I/O      | FT_I          | _     | TRACECK,<br>TIM3_ETR,<br>TSC_G7_IO1,<br>LCD_SEG38,<br>FMC_A23,<br>SAI1_MCLK_A,<br>EVENTOUT   | -                       |
| -      | _           | -       | -            | 2       | A1       | 2       | 2            | PE3                                   | I/O      | FT_I          | _     | TRACED0,<br>TIM3_CH1,<br>TSC_G7_IO2,<br>LCD_SEG39,<br>FMC_A19,<br>SAI1_SD_B,<br>EVENTOUT     | -                       |
| -      | -           | -       | -            | 3       | B1       | 3       | 3            | PE4                                   | I/O      | FT            | _     | TRACED1,<br>TIM3_CH2,<br>DFSDM1_DATIN3,<br>TSC_G7_IO3,<br>FMC_A20,<br>SAI1_FS_A,<br>EVENTOUT | -                       |



|        |             |         | Pin l        | Numb    | ber      |         |              |                                       |          |               |            | Pin functions                                                                                |                                                |  |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|------------|----------------------------------------------------------------------------------------------|------------------------------------------------|--|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes      | Alternate functions                                                                          | Additional<br>functions                        |  |
| -      | _           | -       | -            | 4       | C2       | 4       | 4            | PE5                                   | I/O      | FT            | -          | TRACED2,<br>TIM3_CH3,<br>DFSDM1_CKIN3,<br>TSC_G7_IO4,<br>FMC_A21,<br>SAI1_SCK_A,<br>EVENTOUT | -                                              |  |
| -      | -           | -       | -            | 5       | D2       | 5       | 5            | PE6                                   | I/O      | FT            | -          | TRACED3,<br>TIM3_CH4,<br>FMC_A22,<br>SAI1_SD_A,<br>EVENTOUT                                  | RTC_<br>TAMP3/<br>WKUP3                        |  |
| 1      | 1           | B9      | B9           | 6       | E2       | 6       | 6            | VBAT                                  | S        | -             | -          | -                                                                                            | -                                              |  |
| 2      | 2           | B8      | C7           | 7       | C1       | 7       | 7            | PC13                                  | I/O      | FT            | (1)<br>(2) | EVENTOUT                                                                                     | RTC_<br>TAMP1/<br>RTC_TS/<br>RTC_OUT/<br>WKUP2 |  |
| 3      | 3           | C9      | C9           | 8       | D1       | 8       | 8            | PC14-<br>OSC32_IN<br>(PC14)           | I/O      | FT            | (1)<br>(2) | EVENTOUT                                                                                     | OSC32_IN                                       |  |
| 4      | 4           | C8      | C8           | 9       | E1       | 9       | 9            | PC15-<br>OSC32_OUT<br>(PC15)          | I/O      | FT            | (1)<br>(2) | EVENTOUT                                                                                     | OSC32_<br>OUT                                  |  |
| -      | -           | -       | -            | -       | D6       | 10      | 10           | PF0                                   | I/O      | FT_f          | -          | I2C2_SDA, FMC_A0,<br>EVENTOUT                                                                | -                                              |  |
| -      | -           | -       | -            | -       | D5       | 11      | 11           | PF1                                   | I/O      | FT_f          | -          | I2C2_SCL, FMC_A1,<br>EVENTOUT                                                                | -                                              |  |
| -      | -           | -       | -            | -       | D4       | 12      | 12           | PF2                                   | I/O      | FT            | -          | I2C2_SMBA,<br>FMC_A2,<br>EVENTOUT                                                            | -                                              |  |
| -      | -           | -       | -            | -       | E4       | 13      | 13           | PF3                                   | I/O      | FT_a          | -          | FMC_A3,<br>EVENTOUT                                                                          | ADC3_IN6                                       |  |
| -      | -           | -       | -            | -       | F3       | 14      | 14           | PF4                                   | I/O      | FT_a          | -          | FMC_A4,<br>EVENTOUT                                                                          | ADC3_IN7                                       |  |
| -      | -           | -       | -            | -       | F4       | 15      | 15           | PF5                                   | I/O      | FT_a          | -          | FMC_A5,<br>EVENTOUT                                                                          | ADC3_IN8                                       |  |
| -      | -           | -       | -            | 10      | F2       | 16      | 16           | VSS                                   | S        | -             | -          | -                                                                                            | -                                              |  |
| -      | -           | -       | -            | 11      | G2       | 17      | 17           | VDD                                   | S        | -             | -          | -                                                                                            | -                                              |  |

| Table 16. STM32L486xx pin definitions (continued |
|--------------------------------------------------|
|--------------------------------------------------|

68/258



|        |             |         | Pin I        | Numb    | per      |         |              |                                       |          |               |       | Pin functions                                                                                      |                         |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                | Additional<br>functions |
| -      | -           | -       | -            | -       | -        | 18      | 18           | PF6                                   | I/O      | FT_a          | -     | TIM5_ETR,<br>TIM5_CH1,<br>SAI1_SD_B,<br>EVENTOUT                                                   | ADC3_IN9                |
| -      | -           | -       | -            | -       | -        | 19      | 19           | PF7                                   | I/O      | FT_a          | -     | TIM5_CH2,<br>SAI1_MCLK_B,<br>EVENTOUT                                                              | ADC3_IN10               |
| -      | -           | -       | -            | -       | -        | 20      | 20           | PF8                                   | I/O      | FT_a          | -     | TIM5_CH3,<br>SAI1_SCK_B,<br>EVENTOUT                                                               | ADC3_IN11               |
| -      | -           | -       | -            | -       | -        | 21      | 21           | PF9                                   | I/O      | FT_a          | -     | TIM5_CH4,<br>SAI1_FS_B,<br>TIM15_CH1,<br>EVENTOUT                                                  | ADC3_IN12               |
| -      | -           | -       | -            | -       | -        | 22      | 22           | PF10                                  | I/O      | FT_a          | -     | TIM15_CH2,<br>EVENTOUT                                                                             | ADC3_IN13               |
| 5      | 5           | D9      | D9           | 12      | F1       | 23      | 23           | PH0-OSC_IN<br>(PH0)                   | I/O      | FT            | -     | EVENTOUT                                                                                           | OSC_IN                  |
| 6      | 6           | D8      | D8           | 13      | G1       | 24      | 24           | PH1-OSC_OUT<br>(PH1)                  | I/O      | FT            | -     | EVENTOUT                                                                                           | OSC_OUT                 |
| 7      | 7           | E9      | E9           | 14      | H2       | 25      | 25           | NRST                                  | I/O      | RST           | -     | -                                                                                                  | -                       |
| 8      | 8           | F9      | F9           | 15      | H1       | 26      | 26           | PC0                                   | I/O      | FT_fla        | -     | LPTIM1_IN1,<br>I2C3_SCL,<br>DFSDM1_DATIN4,<br>LPUART1_RX,<br>LCD_SEG18,<br>LPTIM2_IN1,<br>EVENTOUT | ADC123_<br>IN1          |
| 9      | 9           | F8      | F8           | 16      | J2       | 27      | 27           | PC1                                   | I/O      | FT_fla        | -     | LPTIM1_OUT,<br>I2C3_SDA,<br>DFSDM1_CKIN4,<br>LPUART1_TX,<br>LCD_SEG19,<br>EVENTOUT                 | ADC123_<br>IN2          |
| 10     | 10          | F7      | F7           | 17      | J3       | 28      | 28           | PC2                                   | I/O      | FT_la         | -     | LPTIM1_IN2,<br>SPI2_MISO,<br>DFSDM1_CKOUT,<br>LCD_SEG20,<br>EVENTOUT                               | ADC123_<br>IN3          |

Table 16. STM32L486xx pin definitions (continued)



|        |             |         | Pin I        | Numb    | er       |         |              |                                       |          |               |       | Pin functions                                                                                            |                                                           |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                      | Additional<br>functions                                   |
| 11     | 11          | G7      | G7           | 18      | K2       | 29      | 29           | PC3                                   | I/O      | FT_a          | -     | LPTIM1_ETR,<br>SPI2_MOSI,<br>LCD_VLCD,<br>SAI1_SD_A,<br>LPTIM2_ETR,<br>EVENTOUT                          | ADC123_<br>IN4                                            |
| -      | -           | -       | -            | 19      | -        | 30      | 30           | VSSA                                  | S        | -             | -     | -                                                                                                        | -                                                         |
| -      | -           | -       | -            | 20      | -        | 31      | 31           | VREF-                                 | S        | -             | -     | -                                                                                                        | -                                                         |
| 12     | 12          | G9      | G9           | I       | J1       | -       | 1            | VSSA/VREF-                            | S        | -             | -     | -                                                                                                        | -                                                         |
| -      | -           | G8      | G8           | 21      | L1       | 32      | 32           | VREF+                                 | S        | -             | -     | -                                                                                                        | VREFBUF_<br>OUT                                           |
| -      | -           | H9      | H9           | 22      | M1       | 33      | 33           | VDDA                                  | S        | -             | -     | -                                                                                                        | -                                                         |
| 13     | 13          | -       | -            | -       | -        | -       | -            | VDDA/VREF+                            | S        | -             | -     | -                                                                                                        | -                                                         |
| 14     | 14          | H8      | G5           | 23      | L2       | 34      | 34           | PA0                                   | I/O      | FT_a          | -     | TIM2_CH1,<br>TIM5_CH1,<br>TIM8_ETR,<br>USART2_CTS,<br>UART4_TX,<br>SAI1_EXTCLK,<br>TIM2_ETR,<br>EVENTOUT | OPAMP1_<br>VINP,<br>ADC12_IN5,<br>RTC_<br>TAMP2/<br>WKUP1 |
| -      | -           | -       | -            | -       | M3       | -       | -            | OPAMP1_VINM                           | Ι        | TT            | -     | -                                                                                                        | -                                                         |
| 15     | 15          | G4      | G6           | 24      | M2       | 35      | 35           | PA1                                   | I/O      | FT_la         | (3)   | TIM2_CH2,<br>TIM5_CH2,<br>USART2_RTS_DE,<br>UART4_RX,<br>LCD_SEG0,<br>TIM15_CH1N,<br>EVENTOUT            | OPAMP1_<br>VINM,<br>ADC12_IN6                             |
| 16     | 16          | G6      | G4           | 25      | K3       | 36      | 36           | PA2                                   | I/O      | FT_la         | -     | TIM2_CH3,<br>TIM5_CH3,<br>USART2_TX,<br>LCD_SEG1,<br>SAI2_EXTCLK,<br>TIM15_CH1,<br>EVENTOUT              | ADC12_IN7,<br>WKUP4/<br>LSCO                              |

| Table 16. STM32L486xx | pin definitions ( | (continued) |
|-----------------------|-------------------|-------------|
|                       |                   |             |



|        |             |         | Pin l        | Numb    | er       |         |              |                                       |          |               |       | Pin functions                                                                                                                                                         |                                    |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                                   | Additional<br>functions            |
| 17     | 17          | H7      | H7           | 26      | L3       | 37      | 37           | PA3                                   | I/O      | TT_la         | -     | TIM2_CH4,<br>TIM5_CH4,<br>USART2_RX,<br>LCD_SEG2,<br>TIM15_CH2,<br>EVENTOUT                                                                                           | OPAMP1_<br>VOUT,<br>ADC12_IN8      |
| 18     | 18          | J9      | J9           | 27      | E3       | 38      | 38           | VSS                                   | S        | -             | -     | -                                                                                                                                                                     | -                                  |
| 19     | 19          | J8      | H8           | 28      | H3       | 39      | 39           | VDD                                   | S        | -             | -     | -                                                                                                                                                                     | -                                  |
| 20     | 20          | G5      | H6           | 29      | J4       | 40      | 40           | PA4                                   | I/O      | TT_a          |       | SPI1_NSS,<br>SPI3_NSS,<br>USART2_CK,<br>SAI1_FS_B,<br>LPTIM2_OUT,<br>EVENTOUT                                                                                         | ADC12_<br>IN9, DAC1_<br>OUT1       |
| 21     | 21          | H6      | H5           | 30      | K4       | 41      | 41           | PA5                                   | I/O      | TT_a          | -     | TIM2_CH1,<br>TIM2_ETR,<br>TIM8_CH1N,<br>SPI1_SCK,<br>LPTIM2_ETR,<br>EVENTOUT                                                                                          | ADC12_<br>IN10,<br>DAC1_<br>OUT2   |
| 22     | 22          | H5      | J8           | 31      | L4       | 42      | 42           | PA6                                   | I/O      | FT_la         | _     | TIM1_BKIN,<br>TIM3_CH1,<br>TIM8_BKIN,<br>SPI1_MISO,<br>USART3_CTS,<br>QUADSPI_BK1_IO3,<br>LCD_SEG3,<br>TIM1_BKIN_COMP2,<br>TIM8_BKIN_COMP2,<br>TIM16_CH1,<br>EVENTOUT | OPAMP2_<br>VINP,<br>ADC12_<br>IN11 |
| -      | -           | -       | -            | -       | M4       | -       | -            | OPAMP2_VINM                           | Ι        | TT            | -     | -                                                                                                                                                                     | -                                  |
| 23     | 23          | H4      | H4           | 32      | J5       | 43      | 43           | PA7                                   | I/O      | FT_la         | (3)   | TIM1_CH1N,<br>TIM3_CH2,<br>TIM8_CH1N,<br>SPI1_MOSI,<br>QUADSPI_BK1_IO2,<br>LCD_SEG4,<br>TIM17_CH1,<br>EVENTOUT                                                        | OPAMP2_<br>VINM,<br>ADC12_<br>IN12 |

Table 16. STM32L486xx pin definitions (continued)



|        |             |         | Pin I        | Numb    | er       |         |              |                                       |          |               |       | Pin functions                                                                                                                         |                                            |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                   | Additional<br>functions                    |
| 24     | 24          | J7      | J7           | 33      | K5       | 44      | 44           | PC4                                   | I/O      | FT_la         | -     | USART3_TX,<br>LCD_SEG22,<br>EVENTOUT                                                                                                  | COMP1_<br>INM,<br>ADC12_<br>IN13           |
| 25     | -           | J6      | -            | 34      | L5       | 45      | 45           | PC5                                   | I/O      | FT_la         | -     | USART3_RX,<br>LCD_SEG23,<br>EVENTOUT                                                                                                  | COMP1_<br>INP,<br>ADC12_<br>IN14,<br>WKUP5 |
| 26     | 25          | J5      | J4           | 35      | M5       | 46      | 46           | PB0                                   | I/O      | TT_la         | -     | TIM1_CH2N,<br>TIM3_CH3,<br>TIM8_CH2N,<br>USART3_CK,<br>QUADSPI_BK1_IO1,<br>LCD_SEG5,<br>COMP1_OUT,<br>EVENTOUT                        | OPAMP2_<br>VOUT,<br>ADC12_<br>IN15         |
| 27     | 26          | J4      | J5           | 36      | M6       | 47      | 47           | PB1                                   | I/O      | FT_la         | -     | TIM1_CH3N,<br>TIM3_CH4,<br>TIM8_CH3N,<br>DFSDM1_DATIN0,<br>USART3_RTS_DE,<br>QUADSPI_BK1_IO0,<br>LCD_SEG6,<br>LPTIM2_IN1,<br>EVENTOUT | COMP1_<br>INM,<br>ADC12_<br>IN16           |
| 28     | 27          | J3      | J6           | 37      | L6       | 48      | 48           | PB2                                   | I/O      | FT_a          | -     | RTC_OUT,<br>LPTIM1_OUT,<br>I2C3_SMBA,<br>DFSDM1_CKIN0,<br>EVENTOUT                                                                    | COMP1_<br>INP                              |
| -      | -           | -       | -            | -       | K6       | 49      | 49           | PF11                                  | I/O      | FT            | -     | EVENTOUT                                                                                                                              | -                                          |
| -      | -           | -       | -            | -       | J7       | 50      | 50           | PF12                                  | I/O      | FT            | -     | FMC_A6,<br>EVENTOUT                                                                                                                   | -                                          |
| -      | -           | -       | -            | -       | -        | 51      | 51           | VSS                                   | S        | -             | -     | -                                                                                                                                     | -                                          |
| -      | -           | -       | -            | -       | -        | 52      | 52           | VDD                                   | S        | -             | -     | -                                                                                                                                     | -                                          |
| -      | -           | -       | -            | -       | K7       | 53      | 53           | PF13                                  | I/O      | FT            | -     | DFSDM1_DATIN6,<br>FMC_A7,<br>EVENTOUT                                                                                                 | -                                          |

Table 16. STM32L486xx pin definitions (continued)

72/258



|        |             |         | Pin          | Numb    | ber      |         |              |                                       |          |               |       | Pin functio                                                                                        | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                | Additional<br>functions |
| -      | -           | -       | -            | -       | J8       | 54      | 54           | PF14                                  | I/O      | FT            | -     | DFSDM1_CKIN6,<br>TSC_G8_IO1,<br>FMC_A8,<br>EVENTOUT                                                | -                       |
| -      | I           | -       | -            | -       | J9       | 55      | 55           | PF15                                  | I/O      | FT            | -     | TSC_G8_IO2,<br>FMC_A9,<br>EVENTOUT                                                                 | -                       |
| -      | -           | -       | -            | -       | H9       | 56      | 56           | PG0                                   | I/O      | FT            | -     | TSC_G8_IO3,<br>FMC_A10,<br>EVENTOUT                                                                | -                       |
| -      | -           | -       | -            | -       | G9       | 57      | 57           | PG1                                   | I/O      | FT            | -     | TSC_G8_IO4,<br>FMC_A11,<br>EVENTOUT                                                                | -                       |
| -      | -           | -       | -            | 38      | M7       | 58      | 58           | PE7                                   | I/O      | FT            | -     | TIM1_ETR,<br>DFSDM1_DATIN2,<br>FMC_D4,<br>SAI1_SD_B,<br>EVENTOUT                                   | -                       |
| -      | -           | -       | -            | 39      | L7       | 59      | 59           | PE8                                   | I/O      | FT            | -     | TIM1_CH1N,<br>DFSDM1_CKIN2,<br>FMC_D5,<br>SAI1_SCK_B,<br>EVENTOUT                                  | -                       |
| -      | -           | -       | -            | 40      | M8       | 60      | 60           | PE9                                   | I/O      | FT            | -     | TIM1_CH1,<br>DFSDM1_CKOUT,<br>FMC_D6,<br>SAI1_FS_B,<br>EVENTOUT                                    | -                       |
| -      | -           | -       | -            | -       | F6       | 61      | 61           | VSS                                   | S        | -             | -     | -                                                                                                  | -                       |
| -      | -           | -       | -            | -       | G6       | 62      | 62           | VDD                                   | S        | -             | -     | -                                                                                                  | -                       |
| -      | -           | -       | -            | 41      | L8       | 63      | 63           | PE10                                  | I/O      | FT            | -     | TIM1_CH2N,<br>DFSDM1_DATIN4,<br>TSC_G5_IO1,<br>QUADSPI_CLK,<br>FMC_D7,<br>SAI1_MCLK_B,<br>EVENTOUT | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        | Pin Number  |         |              |         |          |         |              |                                       |          |               |       | Pin functio                                                                                              | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                      | Additional<br>functions |
| -      | -           | -       | -            | 42      | M9       | 64      | 64           | PE11                                  | I/O      | FT            | -     | TIM1_CH2,<br>DFSDM1_CKIN4,<br>TSC_G5_IO2,<br>QUADSPI_NCS,<br>FMC_D8,<br>EVENTOUT                         | -                       |
| -      | -           | -       | -            | 43      | L9       | 65      | 65           | PE12                                  | I/O      | FT            | -     | TIM1_CH3N,<br>SPI1_NSS,<br>DFSDM1_DATIN5,<br>TSC_G5_IO3,<br>QUADSPI_BK1_IO0,<br>FMC_D9,<br>EVENTOUT      | -                       |
| -      | -           | _       | -            | 44      | M10      | 66      | 66           | PE13                                  | I/O      | FT            | -     | TIM1_CH3,<br>SPI1_SCK,<br>DFSDM1_CKIN5,<br>TSC_G5_IO4,<br>QUADSPI_BK1_IO1,<br>FMC_D10,<br>EVENTOUT       | -                       |
| -      | -           | -       | -            | 45      | M11      | 67      | 67           | PE14                                  | I/O      | FT            | -     | TIM1_CH4,<br>TIM1_BKIN2,<br>TIM1_BKIN2_<br>COMP2, SPI1_MISO,<br>QUADSPI_BK1_IO2,<br>FMC_D11,<br>EVENTOUT | -                       |
| -      | -           | -       | -            | 46      | M12      | 68      | 68           | PE15                                  | I/O      | FT            | -     | TIM1_BKIN,<br>TIM1_BKIN_COMP1,<br>SPI1_MOSI,<br>QUADSPI_BK1_IO3,<br>FMC_D12,<br>EVENTOUT                 | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        |             |         | Pin I        | Numb    | per      |         |              |                                       |          |               |       | Pin function                                                                                                                                                                                     | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                                                              | Additional<br>functions |
| 29     | 28          | H3      | J3           | 47      | L10      | 69      | 69           | PB10                                  | I/O      | FT_fl         | -     | TIM2_CH3,<br>I2C2_SCL,<br>SPI2_SCK,<br>DFSDM1_DATIN7,<br>USART3_TX,<br>LPUART1_RX,<br>QUADSPI_CLK,<br>LCD_SEG10,<br>COMP1_OUT,<br>SAI1_SCK_A,<br>EVENTOUT                                        | -                       |
| 30     | 29          | G3      | НЗ           | 48      | L11      | 70      | -            | PB11                                  | I/O      | FT_fl         | -     | TIM2_CH4,<br>I2C2_SDA,<br>DFSDM1_CKIN7,<br>USART3_RX,<br>LPUART1_TX,<br>QUADSPI_NCS,<br>LCD_SEG11,<br>COMP2_OUT,<br>EVENTOUT                                                                     | -                       |
| -      | 30          | -       | B8           | -       | -        | -       | 70           | VDD12                                 | S        | -             | -     | -                                                                                                                                                                                                | -                       |
| 31     | 31          | J2      | J2           | 49      | F12      | 71      | 71           | VSS                                   | S        | -             | -     | -                                                                                                                                                                                                | -                       |
| 32     | 32          | J1      | F1           | 50      | G12      | 72      | 72           | VDD                                   | S        | -             | -     | -                                                                                                                                                                                                | -                       |
| 33     | 33          | H1      | H1           | 51      | L12      | 73      | 73           | PB12                                  | I/O      | FT_I          | -     | TIM1_BKIN,<br>TIM1_BKIN_COMP2,<br>I2C2_SMBA,<br>SPI2_NSS,<br>DFSDM1_DATIN1,<br>USART3_CK,<br>LPUART1_RTS_DE,<br>TSC_G1_IO1,<br>LCD_SEG12,<br>SWPMI1_IO,<br>SAI2_FS_A,<br>TIM15_BKIN,<br>EVENTOUT | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        | Pin Number  |         |              |         |          |         |              |                                       |          |               | -     | Pin functio                                                                                                                                                                  | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                                          | Additional<br>functions |
| 34     | 34          | H2      | H2           | 52      | K12      | 74      | 74           | PB13                                  | I/O      | FT_fl         | _     | TIM1_CH1N,<br>I2C2_SCL,<br>SPI2_SCK,<br>DFSDM1_CKIN1,<br>USART3_CTS,<br>LPUART1_CTS,<br>TSC_G1_IO2,<br>LCD_SEG13,<br>SWPMI1_TX,<br>SAI2_SCK_A,<br>TIM15_CH1N,<br>EVENTOUT    | -                       |
| 35     | 35          | G2      | G3           | 53      | K11      | 75      | 75           | PB14                                  | I/O      | FT_fl         | -     | TIM1_CH2N,<br>TIM8_CH2N,<br>I2C2_SDA,<br>SPI2_MISO,<br>DFSDM1_DATIN2,<br>USART3_RTS_DE,<br>TSC_G1_I03,<br>LCD_SEG14,<br>SWPMI1_RX,<br>SAI2_MCLK_A,<br>TIM15_CH1,<br>EVENTOUT | -                       |
| 36     | 36          | G1      | G1           | 54      | К10      | 76      | 76           | PB15                                  | I/O      | FT_I          | -     | RTC_REFIN,<br>TIM1_CH3N,<br>TIM8_CH3N,<br>SPI2_MOSI,<br>DFSDM1_CKIN2,<br>TSC_G1_IO4,<br>LCD_SEG15,<br>SWPMI1_SUSPEND,<br>SAI2_SD_A,<br>TIM15_CH2,<br>EVENTOUT                | -                       |
| -      | -           | -       | -            | 55      | К9       | 77      | 77           | PD8                                   | I/O      | FT_I          | -     | USART3_TX,<br>LCD_SEG28,<br>FMC_D13,<br>EVENTOUT                                                                                                                             | -                       |
| -      | -           | -       | -            | 56      | K8       | 78      | 78           | PD9                                   | I/O      | FT_I          | -     | USART3_RX,<br>LCD_SEG29,<br>FMC_D14,<br>SAI2_MCLK_A,<br>EVENTOUT                                                                                                             | -                       |

76/258



|        |             |         | Pin          | Numb    | ber      |         |              |                                       |          |               | -     | Pin functio                                                                                                   | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                           | Additional<br>functions |
| -      | _           | -       | -            | 57      | J12      | 79      | 79           | PD10                                  | I/O      | FT_I          | -     | USART3_CK,<br>TSC_G6_IO1,<br>LCD_SEG30,<br>FMC_D15,<br>SAI2_SCK_A,<br>EVENTOUT                                | -                       |
| -      | -           | _       | -            | 58      | J11      | 80      | 80           | PD11                                  | I/O      | FT_I          | -     | USART3_CTS,<br>TSC_G6_IO2,<br>LCD_SEG31,<br>FMC_A16,<br>SAI2_SD_A,<br>LPTIM2_ETR,<br>EVENTOUT                 | -                       |
| -      | -           | -       | -            | 59      | J10      | 81      | 81           | PD12                                  | I/O      | FT_I          | -     | TIM4_CH1,<br>USART3_RTS_DE,<br>TSC_G6_IO3,<br>LCD_SEG32,<br>FMC_A17,<br>SAI2_FS_A,<br>LPTIM2_IN1,<br>EVENTOUT | -                       |
| -      | _           | -       | -            | 60      | H12      | 82      | 82           | PD13                                  | I/O      | FT_I          | -     | TIM4_CH2,<br>TSC_G6_IO4,<br>LCD_SEG33,<br>FMC_A18,<br>LPTIM2_OUT,<br>EVENTOUT                                 | -                       |
| -      | -           | -       | -            | -       | -        | 83      | 83           | VSS                                   | S        | -             | -     | -                                                                                                             | -                       |
| -      | -           | -       | -            | -       | -        | 84      | 84           | VDD                                   | S        | -             | -     | -                                                                                                             | -                       |
| -      | -           | -       | -            | 61      | H11      | 85      | 85           | PD14                                  | I/O      | FT_I          | -     | TIM4_CH3,<br>LCD_SEG34,<br>FMC_D0,<br>EVENTOUT                                                                | -                       |
| -      | -           | -       | -            | 62      | H10      | 86      | 86           | PD15                                  | I/O      | FT_I          | -     | TIM4_CH4,<br>LCD_SEG35,<br>FMC_D1,<br>EVENTOUT                                                                | -                       |
| -      | -           | -       | -            | -       | G10      | 87      | 87           | PG2                                   | I/O      | FT_s          | -     | SPI1_SCK,<br>FMC_A12,<br>SAI2_SCK_B,<br>EVENTOUT                                                              | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        | Pin Number  |         |              |         |          |         |              |                                       |          |               |       | Pin functio                                                                                                     | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                             | Additional<br>functions |
| -      | -           | -       | -            | -       | F9       | 88      | 88           | PG3                                   | I/O      | FT_s          | -     | SPI1_MISO,<br>FMC_A13,<br>SAI2_FS_B,<br>EVENTOUT                                                                | -                       |
| -      | -           | -       | -            | -       | F10      | 89      | 89           | PG4                                   | I/O      | FT_s          | -     | SPI1_MOSI,<br>FMC_A14,<br>SAI2_MCLK_B,<br>EVENTOUT                                                              | -                       |
| -      | -           | -       | -            | -       | E9       | 90      | 90           | PG5                                   | I/O      | FT_s          | -     | SPI1_NSS,<br>LPUART1_CTS,<br>FMC_A15,<br>SAI2_SD_B,<br>EVENTOUT                                                 | -                       |
| -      | -           | -       | -            | -       | G4       | 91      | 91           | PG6                                   | I/O      | FT_s          | -     | I2C3_SMBA,<br>LPUART1_RTS_DE,<br>EVENTOUT                                                                       | -                       |
| -      | -           | -       | -            | -       | H4       | 92      | 92           | PG7                                   | I/O      | FT_fs         | -     | I2C3_SCL,<br>LPUART1_TX,<br>FMC_INT,<br>EVENTOUT                                                                | -                       |
| -      | -           | -       | -            | -       | J6       | 93      | 93           | PG8                                   | I/O      | FT_fs         | -     | I2C3_SDA,<br>LPUART1_RX,<br>EVENTOUT                                                                            | -                       |
| -      | I           | -       | -            | -       | -        | 94      | 94           | VSS                                   | S        | -             | -     | -                                                                                                               | -                       |
| -      | -           | -       | -            | -       | -        | 95      | 95           | VDDIO2                                | S        | -             | -     | -                                                                                                               | -                       |
| 37     | 37          | F3      | G2           | 63      | E12      | 96      | 96           | PC6                                   | I/O      | FT_I          | -     | TIM3_CH1,<br>TIM8_CH1,<br>DFSDM1_CKIN3,<br>TSC_G4_IO1,<br>LCD_SEG24,<br>SDMMC1_D6,<br>SAI2_MCLK_A,<br>EVENTOUT  | -                       |
| 38     | 38          | F1      | F2           | 64      | E11      | 97      | 97           | PC7                                   | I/O      | FT_I          | -     | TIM3_CH2,<br>TIM8_CH2,<br>DFSDM1_DATIN3,<br>TSC_G4_IO2,<br>LCD_SEG25,<br>SDMMC1_D7,<br>SAI2_MCLK_B,<br>EVENTOUT | -                       |

| Table 16. STM32L486xx | pin definitions ( | (continued) |
|-----------------------|-------------------|-------------|
|                       |                   |             |

78/258



|        |             |         | Pin I        | Numb    | ber      |         |              |                                       |          |               |       | Pin functio                                                                                                                                       | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                               | Additional<br>functions |
| 39     | 39          | F2      | F3           | 65      | E10      | 98      | 98           | PC8                                   | I/O      | FT_I          | -     | TIM3_CH3,<br>TIM8_CH3,<br>TSC_G4_IO3,<br>LCD_SEG26,<br>SDMMC1_D0,<br>EVENTOUT                                                                     | -                       |
| 40     | 40          | E1      | E1           | 66      | D12      | 99      | 99           | PC9                                   | I/O      | FT_I          | -     | TIM8_BKIN2,<br>TIM3_CH4,<br>TIM8_CH4,<br>TSC_G4_IO4,<br>OTG_FS_NOE,<br>LCD_SEG27,<br>SDMMC1_D1,<br>SAI2_EXTCLK,<br>TIM8_BKIN2_<br>COMP1, EVENTOUT | -                       |
| 41     | 41          | E2      | E2           | 67      | D11      | 100     | 100          | PA8                                   | I/O      | FT_I          | -     | MCO, TIM1_CH1,<br>USART1_CK,<br>OTG_FS_SOF,<br>LCD_COM0,<br>LPTIM2_OUT,<br>EVENTOUT                                                               | -                       |
| 42     | 42          | E3      | E3           | 68      | D10      | 101     | 101          | PA9                                   | I/O      | FT_lu         | -     | TIM1_CH2,<br>USART1_TX,<br>LCD_COM1,<br>TIM15_BKIN,<br>EVENTOUT                                                                                   | OTG_FS_<br>VBUS         |
| 43     | 43          | D2      | D2           | 69      | C12      | 102     | 102          | PA10                                  | I/O      | FT_lu         | -     | TIM1_CH3,<br>USART1_RX,<br>OTG_FS_ID,<br>LCD_COM2,<br>TIM17_BKIN,<br>EVENTOUT                                                                     | -                       |
| 44     | 44          | D1      | D1           | 70      | B12      | 103     | 103          | PA11                                  | I/O      | FT_u          | -     | TIM1_CH4,<br>TIM1_BKIN2,<br>USART1_CTS,<br>CAN1_RX,<br>OTG_FS_DM,<br>TIM1_BKIN2_COMP1<br>, EVENTOUT                                               | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        |             |         | Pin I        | Numb    | ber      |         |              |                                       |          |               |       | Pin functio                                                                                                                           | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                   | Additional<br>functions |
| 45     | 45          | C1      | C1           | 71      | A12      | 104     | 104          | PA12                                  | I/O      | FT_u          | -     | TIM1_ETR,<br>USART1_RTS_DE,<br>CAN1_TX,<br>OTG_FS_DP,<br>EVENTOUT                                                                     | -                       |
| 46     | 46          | C2      | C2           | 72      | A11      | 105     | 105          | PA13<br>(JTMS-SWDIO)                  | I/O      | FT            | (4)   | JTMS-SWDIO,<br>IR_OUT,<br>OTG_FS_NOE,<br>EVENTOUT                                                                                     | -                       |
| 47     | 47          | B1      | B1           | -       | -        | -       | -            | VSS                                   | S        | -             | -     | -                                                                                                                                     | -                       |
| 48     | 48          | A1      | A1           | 73      | C11      | 106     | 106          | VDDUSB                                | S        | -             | -     | -                                                                                                                                     | -                       |
| -      | -           | -       | -            | 74      | F11      | 107     | 107          | VSS                                   | S        | -             | -     | -                                                                                                                                     | -                       |
| -      | -           | -       | -            | 75      | G11      | 108     | 108          | VDD                                   | S        | -             | -     | -                                                                                                                                     | -                       |
| 49     | 49          | B2      | B2           | 76      | A10      | 109     | 109          | PA14<br>(JTCK-SWCLK)                  | I/O      | FT            | (4)   | JTCK-SWCLK,<br>EVENTOUT                                                                                                               | -                       |
| 50     | 50          | A2      | C3           | 77      | A9       | 110     | 110          | PA15 (JTDI)                           | I/O      | FT_I          | (4)   | JTDI, TIM2_CH1,<br>TIM2_ETR,<br>SPI1_NSS,<br>SPI3_NSS,<br>UART4_RTS_DE,<br>TSC_G3_IO1,<br>LCD_SEG17,<br>SAI2_FS_B,<br>EVENTOUT        | -                       |
| 51     | 51          | D3      | A2           | 78      | B11      | 111     | 111          | PC10                                  | I/O      | FT_I          | -     | SPI3_SCK,<br>USART3_TX,<br>UART4_TX,<br>TSC_G3_IO2,<br>LCD_COM4/<br>LCD_SEG28/<br>LCD_SEG40,<br>SDMMC1_D2,<br>SAI2_SCK_B,<br>EVENTOUT | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        | Pin Number  |         |              |         |          |         |              |                                       |          |               |       | Pin functio                                                                                                                             | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                     | Additional<br>functions |
| 52     | 52          | C3      | D3           | 79      | C10      | 112     | 112          | PC11                                  | I/O      | FT_I          | -     | SPI3_MISO,<br>USART3_RX,<br>UART4_RX,<br>TSC_G3_IO3,<br>LCD_COM5/<br>LCD_SEG29/<br>LCD_SEG41,<br>SDMMC1_D3,<br>SAI2_MCLK_B,<br>EVENTOUT | -                       |
| 53     | 53          | В3      | В3           | 80      | B10      | 113     | 113          | PC12                                  | I/O      | FT_I          | -     | SPI3_MOSI,<br>USART3_CK,<br>UART5_TX,<br>TSC_G3_IO4,<br>LCD_COM6/<br>LCD_SEG30/<br>LCD_SEG42,<br>SDMMC1_CK,<br>SAI2_SD_B,<br>EVENTOUT   | -                       |
| -      | -           | -       | -            | 81      | C9       | 114     | 114          | PD0                                   | I/O      | FT            | -     | SPI2_NSS,<br>DFSDM1_DATIN7,<br>CAN1_RX, FMC_D2,<br>EVENTOUT                                                                             | -                       |
| -      | -           | -       | -            | 82      | В9       | 115     | 115          | PD1                                   | I/O      | FT            | -     | SPI2_SCK,<br>DFSDM1_CKIN7,<br>CAN1_TX, FMC_D3,<br>EVENTOUT                                                                              | -                       |
| 54     | -           | A3      | A3           | 83      | C8       | 116     | 116          | PD2                                   | I/O      | FT_I          | -     | TIM3_ETR,<br>USART3_RTS_DE,<br>UART5_RX,<br>TSC_SYNC,<br>LCD_COM7/LCD_<br>SEG31/LCD_SEG43,<br>SDMMC1_CMD,<br>EVENTOUT                   | -                       |
| -      | -           | -       | -            | 84      | B8       | 117     | 117          | PD3                                   | I/O      | FT            | -     | SPI2_MISO,<br>DFSDM1_DATIN0,<br>USART2_CTS,<br>FMC_CLK,<br>EVENTOUT                                                                     | -                       |

Table 16. STM32L486xx pin definitions (continued)



|        | Pin Number  |         |              |         |          |         |              |                                       |          |               |       | Pin functio                                                                                 | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                         | Additional<br>functions |
| -      | -           | -       | -            | 85      | Β7       | 118     | 118          | PD4                                   | I/O      | FT            | -     | SPI2_MOSI,<br>DFSDM1_CKIN0,<br>USART2_RTS_DE,<br>FMC_NOE,<br>EVENTOUT                       | -                       |
| -      | i           | -       | -            | 86      | A6       | 119     | 119          | PD5                                   | I/O      | FT            | -     | USART2_TX,<br>FMC_NWE,<br>EVENTOUT                                                          | -                       |
| -      | -           | -       | -            | -       | -        | 120     | 120          | VSS                                   | S        | -             | -     | -                                                                                           | -                       |
| -      | -           | -       | -            | -       | -        | 121     | 121          | VDD                                   | S        | -             | -     | -                                                                                           | _                       |
| -      | -           | -       | -            | 87      | B6       | 122     | 122          | PD6                                   | I/O      | FT            | -     | DFSDM1_DATIN1,<br>USART2_RX,<br>FMC_NWAIT,<br>SAI1_SD_A,<br>EVENTOUT                        | -                       |
| -      | -           | -       | -            | 88      | A5       | 123     | 123          | PD7                                   | I/O      | FT            | -     | DFSDM1_CKIN1,<br>USART2_CK,<br>FMC_NE1,<br>EVENTOUT                                         | -                       |
| -      | -           | A4      | A4           | _       | D9       | 124     | 124          | PG9                                   | I/O      | FT_s          | -     | SPI3_SCK,<br>USART1_TX,<br>FMC_NCE/<br>FMC_NE2,<br>SAI2_SCK_A,<br>TIM15_CH1N,<br>EVENTOUT   | -                       |
| -      | -           | B4      | B4           | -       | D8       | 125     | 125          | PG10                                  | I/O      | FT_s          | -     | LPTIM1_IN1,<br>SPI3_MISO,<br>USART1_RX,<br>FMC_NE3,<br>SAI2_FS_A,<br>TIM15_CH1,<br>EVENTOUT | -                       |
| -      | -           | C4      | -            | -       | G3       | 126     | 126          | PG11                                  | I/O      | FT_s          | -     | LPTIM1_IN2,<br>SPI3_MOSI,<br>USART1_CTS,<br>SAI2_MCLK_A,<br>TIM15_CH2,<br>EVENTOUT          | -                       |

82/258



|        |             |         | Pin I        | Numb    | ber      |         |              |                                       |          |               |       | Pin functio                                                                                                                                          | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                  | Additional<br>functions |
| -      | -           | C5      | C4           | -       | D7       | 127     | 127          | PG12                                  | I/O      | FT_s          | -     | LPTIM1_ETR,<br>SPI3_NSS,<br>USART1_RTS_DE,<br>FMC_NE4,<br>SAI2_SD_A,<br>EVENTOUT                                                                     | -                       |
| -      | -           | B5      | B5           | -       | C7       | 128     | 128          | PG13                                  | I/O      | FT_fs         | -     | I2C1_SDA,<br>USART1_CK,<br>FMC_A24,<br>EVENTOUT                                                                                                      | -                       |
| -      | -           | A5      | A5           | -       | C6       | 129     | 129          | PG14                                  | I/O      | FT_fs         | -     | I2C1_SCL,<br>FMC_A25,<br>EVENTOUT                                                                                                                    | -                       |
| -      | -           | -       | -            | -       | F7       | 130     | 130          | VSS                                   | S        | -             | -     | -                                                                                                                                                    | -                       |
| -      | -           | B6      | B6           | -       | G7       | 131     | 131          | VDDIO2                                | S        | -             | -     | -                                                                                                                                                    | -                       |
| -      | -           | -       | -            | -       | K1       | 132     | -            | PG15                                  | I/O      | FT_s          | -     | LPTIM1_OUT,<br>I2C1_SMBA,<br>EVENTOUT                                                                                                                | -                       |
| 55     | 54          | A6      | A6           | 89      | A8       | 133     | 132          | PB3<br>(JTDO-<br>TRACESWO)            | I/O      | FT_la         | (4)   | JTDO-TRACESWO,<br>TIM2_CH2,<br>SPI1_SCK,<br>SPI3_SCK,<br>USART1_RTS_DE,<br>LCD_SEG7,<br>SAI1_SCK_B,<br>EVENTOUT                                      | COMP2_<br>INM           |
| 56     | 55          | C6      | C5           | 90      | A7       | 134     | 133          | PB4<br>(NJTRST)                       | I/O      | FT_la         | (4)   | NJTRST, TIM3_CH1,<br>SPI1_MISO,<br>SPI3_MISO,<br>USART1_CTS,<br>UART5_RTS_DE,<br>TSC_G2_IO1,<br>LCD_SEG8,<br>SAI1_MCLK_B,<br>TIM17_BKIN,<br>EVENTOUT | COMP2_<br>INP           |

Table 16. STM32L486xx pin definitions (continued)



|        |             |         | Pin I        | Numb    | er       |         |              |                                       |          |               |       | Pin functio                                                                                                                                                                             | ns                       |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                                                                     | Additional<br>functions  |
| 57     | 56          | C7      | E7           | 91      | C5       | 135     | 134          | PB5                                   | I/O      | FT_la         | -     | LPTIM1_IN1,<br>TIM3_CH2,<br>I2C1_SMBA,<br>SPI1_MOSI,<br>SPI3_MOSI,<br>USART1_CK,<br>UART5_CTS,<br>TSC_G2_IO2,<br>LCD_SEG9,<br>COMP2_OUT,<br>SAI1_SD_B,<br>TIM16_BKIN,<br>EVENTOUT       | -                        |
| 58     | 57          | В7      | E8           | 92      | В5       | 136     | 135          | PB6                                   | I/O      | FT_fa         | -     | LPTIM1_ETR,<br>TIM4_CH1,<br>TIM8_BKIN2,<br>I2C1_SCL,<br>DFSDM1_DATIN5,<br>USART1_TX,<br>TSC_G2_IO3,<br>TIM8_BKIN2_<br>COMP2, SAI1_FS_B,<br>TIM16_CH1N,<br>EVENTOUT                      | COMP2_<br>INP            |
| 59     | 58          | A7      | В7           | 93      | В4       | 137     | 136          | PB7                                   | I/O      | FT_fla        | _     | LPTIM1_IN2,<br>TIM4_CH2,<br>TIM8_BKIN,<br>I2C1_SDA,<br>DFSDM1_CKIN5,<br>USART1_RX,<br>UART4_CTS,<br>TSC_G2_IO4,<br>LCD_SEG21,<br>FMC_NL,<br>TIM8_BKIN_COMP1,<br>TIM17_CH1N,<br>EVENTOUT | COMP2_<br>INM,<br>PVD_IN |
| 60     | 59          | D7      | A7           | 94      | A4       | 138     | 137          | BOOT0                                 | Ι        | -             | -     | -                                                                                                                                                                                       | -                        |

| Table 16. STM32L486xx | pin definitions ( | (continued) |
|-----------------------|-------------------|-------------|
|                       |                   | ooninaoa)   |



|        |             |         | Pin I        | Numb    | er       |         |              |                                       |          |               |       | Pin functio                                                                                                                                 | ns                      |
|--------|-------------|---------|--------------|---------|----------|---------|--------------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | LQFP64_SMPS | WLCSP72 | WLCSP72_SMPS | LQFP100 | UFBGA132 | LQFP144 | LQFP144_SMPS | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                         | Additional<br>functions |
| 61     | 60          | E7      | C6           | 95      | A3       | 139     | 138          | PB8                                   | I/O      | FT_fl         | -     | TIM4_CH3,<br>I2C1_SCL,<br>DFSDM1_DATIN6,<br>CAN1_RX,<br>LCD_SEG16,<br>SDMMC1_D4,<br>SAI1_MCLK_A,<br>TIM16_CH1,<br>EVENTOUT                  | -                       |
| 62     | 61          | E8      | D7           | 96      | В3       | 140     | 139          | PB9                                   | I/O      | FT_fl         | -     | IR_OUT, TIM4_CH4,<br>I2C1_SDA,<br>SPI2_NSS,<br>DFSDM1_CKIN6,<br>CAN1_TX,<br>LCD_COM3,<br>SDMMC1_D5,<br>SAI1_FS_A,<br>TIM17_CH1,<br>EVENTOUT | -                       |
| -      | -           | -       | -            | 97      | C3       | 141     | 140          | PE0                                   | I/O      | FT_I          | -     | TIM4_ETR,<br>LCD_SEG36,<br>FMC_NBL0,<br>TIM16_CH1,<br>EVENTOUT                                                                              | -                       |
| -      | -           | -       | -            | 98      | A2       | 142     | 141          | PE1                                   | I/O      | FT_I          | -     | LCD_SEG37,<br>FMC_NBL1,<br>TIM17_CH1,<br>EVENTOUT                                                                                           | -                       |
| -      | 62          | -       | J1           | -       | -        | -       | 142          | VDD12                                 | S        | -             | -     | -                                                                                                                                           | -                       |
| 63     | 63          | A8      | A8           | 99      | D3       | 143     | 143          | VSS                                   | S        | -             | -     | -                                                                                                                                           | -                       |
| 64     | 64          | A9      | A9           | 100     | C4       | 144     | 144          | VDD                                   | S        | -             | -     | -                                                                                                                                           | -                       |

| Table 16. STM32L486xx p | n definitions (continued) |
|-------------------------|---------------------------|
|-------------------------|---------------------------|

PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - These GPIOs must not be used as current sources (e.g. to drive an LED). 1.

After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the RM0351 reference manual.

OPAMPx\_VINM pins are not available as additional functions on pins PA1 and PA7 on UFBGA packages. On UFBGA packages, use the OPAMPx\_VINM dedicated pins available on M3 and M4 balls. 3.

After reset, these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated. 4.



|                  |      |            | Table 17. Alt                      | ernate function                  | AF0 to AF7 (fo | Alternate function AF0 to AF7 (for AF8 to AF15 see <i>Table 18</i> ) | see <u>Table</u> 18) |            |                              |
|------------------|------|------------|------------------------------------|----------------------------------|----------------|----------------------------------------------------------------------|----------------------|------------|------------------------------|
|                  |      | AF0        | AF1                                | AF2                              | AF3            | AF4                                                                  | AF5                  | AF6        | AF7                          |
| ۵.               | Port | SYS_AF     | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5 | TIM8           | 12C1/12C2/12C3                                                       | SPI1/SPI2            | SPI3/DFSDM | USART1/<br>USART2/<br>USART3 |
|                  | PA0  | 1          | TIM2_CH1                           | TIM5_CH1                         | TIM8_ETR       | ,                                                                    | ı                    |            | USART2_CTS                   |
|                  | PA1  | 1          | TIM2_CH2                           | TIM5_CH2                         | ı              | ı                                                                    | I                    | ı          | USART2_RTS_<br>DE            |
|                  | PA2  | 1          | TIM2_CH3                           | TIM5_CH3                         | ı              | 1                                                                    |                      | ı          | USART2_TX                    |
|                  | PA3  | 1          | TIM2_CH4                           | TIM5_CH4                         | ı              | ı                                                                    |                      | 1          | USART2_RX                    |
|                  | PA4  | 1          | I                                  | I                                | ı              | 1                                                                    | SPI1_NSS             | SPI3_NSS   | USART2_CK                    |
|                  | PA5  |            | TIM2_CH1                           | TIM2_ETR                         | TIM8_CH1N      |                                                                      | SPI1_SCK             |            |                              |
|                  | PA6  | ı          | TIM1_BKIN                          | TIM3_CH1                         | TIM8_BKIN      | ı                                                                    | SPI1_MISO            |            | USART3_CTS                   |
| <<br>+<br>-<br>- | PA7  | 1          | TIM1_CH1N                          | TIM3_CH2                         | TIM8_CH1N      | 1                                                                    | SPI1_MOSI            | ,          | 1                            |
| LUILA            | PA8  | MCO        | TIM1_CH1                           | ı                                | 1              | ı                                                                    | ı                    | ı          | USART1_CK                    |
|                  | PA9  | ı          | TIM1_CH2                           | I                                | ı              | ı                                                                    | I                    | ı          | USART1_TX                    |
|                  | PA10 | ı          | TIM1_CH3                           | -                                |                | ı                                                                    | ı                    | I          | USART1_RX                    |
|                  | PA11 | ı          | TIM1_CH4                           | TIM1_BKIN2                       | ı              | ı                                                                    | I                    |            | USART1_CTS                   |
|                  | PA12 | 1          | TIM1_ETR                           | I                                | ı              | 1                                                                    | I                    | ı          | USART1_RTS_<br>DE            |
|                  | PA13 | JTMS-SWDIO | IR_OUT                             | I                                | ı              | ı                                                                    | I                    | ı          | ı                            |
|                  | PA14 | JTCK-SWCLK | ı                                  | I                                | ·              | 1                                                                    | ı                    | 1          | 1                            |
|                  | PA15 | JTDI       | TIM2_CH1                           | TIM2_ETR                         |                | -                                                                    | SPI1_NSS             | SPI3_NSS   | ı                            |



|                                                                     |     | 3 2 4                              | сK        | TS_               |              | TS_               | CTS        | Х          | Χ                  | КX           |                   |              | ΧL.               | КX           | Х                   | CTS          | rts_              |              |
|---------------------------------------------------------------------|-----|------------------------------------|-----------|-------------------|--------------|-------------------|------------|------------|--------------------|--------------|-------------------|--------------|-------------------|--------------|---------------------|--------------|-------------------|--------------|
|                                                                     | AF7 | USART1/<br>USART2/<br>USART3       | USART3_CK | USART3_RTS_<br>DE | ı            | USART1_RTS_<br>DE | USART1_CTS | USART1_CK  | USART1_TX          | USART1_RX    |                   | -            | USART3_TX         | USART3_RX    | USART3_CK           | USART3_CTS   | USART3_RTS_<br>DE |              |
| (pənu                                                               | AF6 | SPI3/DFSDM                         | ,         | DFSDM1_<br>DATIN0 | DFSDM1_CKIN0 | SPI3_SCK          | SPI3_MISO  | SPI3_MOSI  | DFSDM1_<br>DATIN5_ | DFSDM1_CKIN5 | DFSDM1_<br>DATIN6 | DFSDM1_CKIN6 | DFSDM1_<br>DATIN7 | DFSDM1_CKIN7 | DFSDM1_<br>DATIN1   | DFSDM1_CKIN1 | DFSDM1_<br>DATIN2 | DFSDM1_CKIN2 |
| able 18) (contir                                                    | AF5 | SPI1/SPI2                          |           | ·                 | ı            | SPI1_SCK          | OSIM_1198  | SPI1_MOSI  | -                  | ·            |                   | SPI2_NSS     | SPI2_SCK          | ı            | SPI2_NSS            | SPI2_SCK     | SPI2_MISO         | SPI2_MOSI    |
| to AF15 see 7                                                       | AF4 | I2C1/I2C2/I2C3                     |           | I                 | I2C3_SMBA    | ı                 | I          | I2C1_SMBA  | I2C1_SCL           | I2C1_SDA     | I2C1_SCL          | I2C1_SDA     | I2C2_SCL          | I2C2_SDA     | I2C2_SMBA           | I2C2_SCL     | I2C2_SDA          |              |
| nate function AF0 to AF7 (for AF8 to AF15 see Table 18) (continued) | AF3 | TIM8                               | TIM8_CH2N | TIM8_CH3N         | I            | I                 | I          | I          | TIM8_BKIN2         | TIM8_BKIN    | ı                 | I            | ı                 | I            | TIM1_BKIN_<br>COMP2 | ı            | TIM8_CH2N         | TIM8_CH3N    |
| function AF0                                                        | AF2 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5   | TIM3_CH3  | TIM3_CH4          | I            | I                 | TIM3_CH1   | TIM3_CH2   | TIM4_CH1           | TIM4_CH2     | TIM4_CH3          | TIM4_CH4     | I                 | I            | I                   |              | ·                 | -            |
| Table 17. Alternate                                                 | AF1 | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | TIM1_CH2N | TIM1_CH3N         | LPTIM1_OUT   | TIM2_CH2          | I          | LPTIM1_IN1 | LPTIM1_ETR         | LPTIM1_IN2   | I                 | IR_OUT       | TIM2_CH3          | TIM2_CH4     | TIM1_BKIN           | TIM1_CH1N    | TIM1_CH2N         | TIM1_CH3N    |
| Tab                                                                 | AF0 | SYS_AF                             |           | I                 | RTC_OUT      | JTDO-<br>TRACESWO | NJTRST     | I          | I                  | ı            | I                 | I            | I                 | I            | I                   |              | I                 | RTC_REFIN    |
|                                                                     |     | Port                               | PB0       | PB1               | PB2          | PB3               | PB4        | PB5        | PB6                | PB7          | PB8               | PB9          | PB10              | PB11         | PB12                | PB13         | PB14              | PB15         |
|                                                                     |     | Ğ                                  |           |                   |              |                   |            |            |                    |              | Port B            |              |                   |              |                     |              |                   |              |
|                                                                     | 57  |                                    |           |                   |              |                   | Doc        | D02        | 25977 F            | Rev 6        | 6                 |              |                   |              |                     |              | 1                 | 87/258       |

## STM32L486xx

## Pinouts and pin description

|                                                                                    | AF7  | USART1/<br>USART2/<br>USART3       | I                 | ı            | I                | 1          | USART3_TX | USART3_RX | ı            | I                 | ı        | ı          | USART3_TX | USART3_RX | USART3_CK | ı    | ı    |      |
|------------------------------------------------------------------------------------|------|------------------------------------|-------------------|--------------|------------------|------------|-----------|-----------|--------------|-------------------|----------|------------|-----------|-----------|-----------|------|------|------|
| ued)                                                                               | AF6  | SPI3/DFSDM                         | DFSDM1_<br>DATIN4 | DFSDM1_CKIN4 | DFSDM1_<br>CKOUT | 1          | 1         | 1         | DFSDM1_CKIN3 | DFSDM1_<br>DATIN3 | 1        | I          | SPI3_SCK  | SPI3_MISO | SPI3_MOSI | 1    | ı    | 1    |
| Table 17. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 18) (continued) | AF5  | SPI1/SPI2                          | ı                 | ı            | SPI2_MISO        | SPI2_MOSI  | ı         | I         | -            | ı                 |          |            | ·         | I         | I         | ı    | -    |      |
| 10 AF15 See 1                                                                      | AF4  | I2C1/I2C2/I2C3                     | I2C3_SCL          | I2C3_SDA     | ı                | I          | ı         | I         | I            | I                 | ı        | ı          |           | ı         | I         | ı    | I    |      |
| IO AF / (IOL AF 0                                                                  | AF3  | TIM8                               | ı                 | I            | I                | I          | ı         | I         | TIM8_CH1     | TIM8_CH2          | TIM8_CH3 | TIM8_CH4   | I         | I         | I         | ı    | I    |      |
| TUNCTION AFU                                                                       | AF2  | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5   | I                 |              | I                | I          | ı         | ı         | TIM3_CH1     | TIM3_CH2          | TIM3_CH3 | TIM3_CH4   |           | I         | I         | I    | I    |      |
| Ne 17. Alternate                                                                   | AF1  | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | LPTIM1_IN1        | LPTIM1_OUT   | LPTIM1_IN2       | LPTIM1_ETR | ı         | I         | I            | I                 | ı        | TIM8_BKIN2 | ·         | I         | I         | ı    | I    | -    |
| Iac                                                                                | AFO  | SYS_AF                             | ı                 |              | ı                |            |           | ·         | ı            | I                 | ·        |            |           | ı         | I         | ı    | ı    |      |
|                                                                                    |      | Port                               | PC0               | PC1          | PC2              | PC3        | PC4       | PC5       | PC6          | PC7               | C PC8    | PC9        | PC10      | PC11      | PC12      | PC13 | PC14 | PC15 |
|                                                                                    | /258 |                                    |                   |              |                  |            |           |           |              | 7 Rev             | Port C   |            |           |           |           |      |      | 5    |

## Pinouts and pin description

STM32L486xx

| iued)    |  |
|----------|--|
| contin   |  |
| 18) (    |  |
| Table    |  |
| 5 see    |  |
| o AF15   |  |
| F8 to    |  |
| for AF   |  |
| AF7 (    |  |
| 0 to     |  |
| AF       |  |
| ction    |  |
| ) fun    |  |
| lternate |  |
| 7. A     |  |
| le 1     |  |

|                                                                                    | AF7 | USART1/<br>USART2/<br>USART3       | ,                 |              | USART3_RTS_<br>DE | USART2_CTS        | USART2_RTS_<br>DE | USART2_TX | USART2_RX          | USART2_CK    | USART3_TX | USART3_RX | USART3_CK | USART3_CTS | USART3_RTS_<br>DE | ı        | 1        |          |
|------------------------------------------------------------------------------------|-----|------------------------------------|-------------------|--------------|-------------------|-------------------|-------------------|-----------|--------------------|--------------|-----------|-----------|-----------|------------|-------------------|----------|----------|----------|
| iued)                                                                              | AF6 | SPI3/DFSDM                         | DFSDM1_<br>DATIN7 | DFSDM1_CKIN7 | I                 | DFSDM1_<br>DATIN0 | DFSDM1_CKIN0      | I         | DFSDM1_<br>DATIN1_ | DFSDM1_CKIN1 | 1         | I         | I         | I          | I                 | I        | 1        | 1        |
| able 18) (contir                                                                   | AF5 | SPI1/SPI2                          | SPI2_NSS          | SPI2_SCK     | I                 | SPI2_MISO         | SPI2_MOSI         | ı         | -                  | I            | -         | I         |           | I          | I                 | I        |          | I        |
| Table 17. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 18) (continued) | AF4 | I2C1/I2C2/I2C3                     | 1                 | ı            | I                 | I                 | I                 | ı         |                    | I            |           | I         | I         | I          | I                 | I        | 1        | ı        |
| O AF / (TOL AF8                                                                    | AF3 | TIM8                               | ı                 |              | I                 | I                 | I                 | ı         | -                  | I            | -         |           |           |            | I                 |          |          | I        |
|                                                                                    | AF2 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5   | ,                 | ı            | TIM3_ETR          | 1                 | 1                 |           | ı                  | ı            |           | ı         | 1         | ı          | TIM4_CH1          | TIM4_CH2 | TIM4_CH3 | TIM4_CH4 |
| Ie 1/. Alternate                                                                   | AF1 | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 | ,                 |              | 1                 | ı                 | ı                 | ,         |                    | I            | 1         | I         | ,         | I          | 1                 | I        |          | 1        |
|                                                                                    | AF0 | SYS_AF                             | ,                 | ,            | 1                 | 1                 | 1                 | 1         | I                  | I            | 1         | ,         | ,         | ,          | 1                 | ,        |          | 1        |
|                                                                                    | I   | Port                               | PDO               | PD1          | PD2               | PD3               | PD4               | PD5       | PD6                | PD7          | PD8       | PD9       | PD10      | PD11       | PD12              | PD13     | PD14     | PD15     |
|                                                                                    | 7/  |                                    |                   |              |                   |                   | DCID025           | 5077      |                    | עמור ב       |           |           |           |            |                   |          |          | 39/25    |

## STM32L486xx

## Pinouts and pin description

|                                                                                    | AF7 | USART1/<br>USART2/<br>USART3       | ı        | ı   | I        | I              | I                  | I            | I        | I                 | I            | I                | I                 | I                | ı                 | ı            | I                    |                     |
|------------------------------------------------------------------------------------|-----|------------------------------------|----------|-----|----------|----------------|--------------------|--------------|----------|-------------------|--------------|------------------|-------------------|------------------|-------------------|--------------|----------------------|---------------------|
| (panu                                                                              | AF6 | SPI3/DFSDM                         | ı        | I   | ı        | ı              | DFSDM1_<br>DATIN3_ | DFSDM1_CKIN3 | ı        | DFSDM1_<br>DATIN2 | DFSDM1_CKIN2 | DFSDM1_<br>CKOUT | DFSDM1_<br>DATIN4 | DFSDM1_<br>CKIN4 | DFSDM1_<br>DATIN5 | DFSDM1_CKIN5 | ı                    | ı                   |
| able 18) (contir                                                                   | AF5 | SPI1/SPI2                          | ,        | ı   | ı        | ı              | ı                  | ı            |          | ı                 | ı            | ı                | -                 | ı                | SPI1_NSS          | SPI1_SCK     | SPI1_MISO            | SPI1_MOSI           |
| to AF15 see 7                                                                      | AF4 | 12C1/12C2/12C3                     |          | ·   |          |                | ı                  | -            |          | -                 |              | ı                | -                 |                  | ı                 | ı            | -                    | ı                   |
| Table 17. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 18) (continued) | AF3 | TIM8                               |          | ı   |          |                | ı                  | -            |          | -                 | -            | ı                | -                 |                  | ı                 | ı            | TIM1_BKIN2_<br>COMP2 | TIM1_BKIN_<br>COMP1 |
| e function AF0                                                                     | AF2 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5   | TIM4_ETR | ı   | TIM3_ETR | TIM3_CH1       | TIM3_CH2           | TIM3_CH3     | TIM3_CH4 | -                 |              |                  | -                 | -                | ı                 | ı            | TIM1_BKIN2           |                     |
| ile 17. Alternate                                                                  | AF1 | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 |          | ı   | ·        | ı              | I                  | ı            | ·        | TIM1_ETR          | TIM1_CH1N    | TIM1_CH1         | TIM1_CH2N         | TIM1_CH2         | TIM1_CH3N         | TIM1_CH3     | TIM1_CH4             | TIM1_BKIN           |
| Tab                                                                                | AFO | SYS_AF                             |          | ı   | TRACECK  | <b>TRACED0</b> | TRACED1            | TRACED2      | TRACED3  | I                 | ı            | I                | I                 | I                | I                 | ı            | ı                    | ı                   |
| -                                                                                  |     | Port                               | PE0      | PE1 | PE2      | PE3            | PE4                | PE5          | PE6      | PE7               | PE8          | PE9              | PE10              | PE11             | PE12              | PE13         | PE14                 | PE15                |
|                                                                                    |     | <u>н</u>                           |          |     |          |                |                    |              |          |                   |              | Port E           |                   |                  |                   |              |                      |                     |

90/258

DocID025977 Rev 6



STM32L486xx

|                                                                                    | AF7 | USART1/<br>USART2/<br>USART3       | I        | I        | I         | I   | I   | I   | I        | I        | I          | I        | I    | I    | I    | I                 | I            | I    |
|------------------------------------------------------------------------------------|-----|------------------------------------|----------|----------|-----------|-----|-----|-----|----------|----------|------------|----------|------|------|------|-------------------|--------------|------|
| lued)                                                                              | AFG | SPI3/DFSDM                         | ı        | ı        | I         | ı   | I   | I   | I        | I        | I          | I        | I    | I    | I    | DFSDM1_<br>DATIN6 | DFSDM1_CKIN6 | I    |
| able 18) (contir                                                                   | AF5 | SPI1/SPI2                          |          |          | ı         | ı   | ı   |     |          | ı        |            | ı        | ı    |      | ı    | ı                 |              | I    |
| Table 17. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 18) (continued) | AF4 | 12C1/12C2/12C3                     | I2C2_SDA | I2C2_SCL | I2C2_SMBA | ı   | ı   | ı   | ı        | ı        | 1          | ı        | ı    | ı    | ı    | ı                 | 1            | ı    |
| to AF7 (for AF8                                                                    | AF3 | TIM8                               |          |          |           |     |     |     | ·        |          |            |          |      |      |      | ı                 | ·            |      |
| function AF0                                                                       | AF2 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5   |          | ı        | I         | I   | I   |     | TIM5_CH1 | TIM5_CH2 | TIM5_CH3   | TIM5_CH4 | I    |      | I    | I                 | ı            | I    |
| le 17. Alternat∈                                                                   | AF1 | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 |          | ı        | I         | I   | I   |     | TIM5_ETR | I        | ı          | I        | I    |      | I    | I                 | ı            | I    |
| Tab                                                                                | AF0 | SYS_AF                             |          | ı        | I         | I   | I   |     | ı        | I        | ı          | I        | I    |      | I    | I                 | ı            | I    |
|                                                                                    |     | Port                               | PFO      | PF1      | PF2       | PF3 | PF4 | PF5 | PF6      | PF7      | Port F PF8 | PF9      | PF10 | PF11 | PF12 | PF13              | PF14         | PF15 |
|                                                                                    | 57/ | ,                                  | <u> </u> |          |           |     |     | Dc  | ocID0    |          |            | lev 6    | 6    |      |      |                   |              |      |

Г

Pinouts and pin description

91/258

|                                                                                            |     | 2 2 8                              |     |     |          |           |           |          |           |          |          | X         | КХ         | CTS        | TS_               | сĸ        |          |            |     |     |
|--------------------------------------------------------------------------------------------|-----|------------------------------------|-----|-----|----------|-----------|-----------|----------|-----------|----------|----------|-----------|------------|------------|-------------------|-----------|----------|------------|-----|-----|
|                                                                                            | AF7 | USART1/<br>USART2/<br>USART3       | '   | ı   | 1        | ,         | ,         | ,        | ,         | ,        | I        | USART1_TX | USART1_RX  | USART1_CTS | USART1_RTS_<br>DE | USART1_CK | ı        | ı          | I   | ,   |
| iued)                                                                                      | AF6 | SPI3/DFSDM                         |     | 1   | ı        | ı         | ı         | ı        | ı         | ı        |          | SPI3_SCK  | SPI3_MISO  | SPI3_MOSI  | SPI3_NSS          | ı         | ı        | ı          | I   | 1   |
| able 18) (contir                                                                           | AF5 | SPI1/SPI2                          |     | •   | SPI1_SCK | SPI1_MISO | SPI1_MOSI | SPI1_NSS | ı         | I        |          | ı         | ı          |            | ı                 | ı         | ı        |            | I   | ı   |
| Table 17. Alternate function AF0 to AF7 (for AF8 to AF15 see <i>Table 18</i> ) (continued) | AF4 | 12C1/12C2/12C3                     |     | ı   |          | ı         | ı         | ı        | I2C3_SMBA | I2C3_SCL | I2C3_SDA | I         | ı          |            | ı                 | I2C1_SDA  | I2C1_SCL | I2C1_SMBA  | I   |     |
| to AF7 (for AF8                                                                            | AF3 | TIM8                               |     |     |          |           | I         |          |           |          |          | ı         | ı          |            | ı                 |           | ı        |            | -   |     |
| function AF0                                                                               | AF2 | TIM1/TIM2/<br>TIM3/TIM4/<br>TIM5   |     | -   |          |           | I         |          |           |          | ·        | I         | I          |            | I                 | ı         | I        | ı          | -   |     |
| ole 17. Alternate                                                                          | AF1 | TIM1/TIM2/<br>TIM5/TIM8/<br>LPTIM1 |     | •   |          | I         | I         | I        | I         | I        | ·        | ı         | LPTIM1_IN1 | LPTIM1_IN2 | LPTIM1_ETR        | ı         | I        | LPTIM1_OUT | I   | ı   |
| Tat                                                                                        | AFO | SYS_AF                             |     | -   |          |           | ı         |          |           |          |          | ı         | ı          |            | ı                 | ı         | ı        |            | -   | 1   |
|                                                                                            |     | Port                               | PG0 | PG1 | PG2      | PG3       | PG4       | PG5      | PG6       | PG7      | PG8      | PG9       | PG10       | PG11       | PG12              | PG13      | PG14     | PG15       | DНО | PH1 |
|                                                                                            |     | BC                                 |     |     |          |           |           |          |           |          | t<br>C   |           |            |            |                   |           |          |            |     |     |
|                                                                                            |     |                                    |     |     |          |           |           |          |           |          |          |           |            |            |                   |           |          |            |     |     |

DocID025977 Rev 6



STM32L486xx

| Downloaded from | Arrow.com. |
|-----------------|------------|
|-----------------|------------|

| Table    |
|----------|
| see      |
| AF7      |
| ) to /   |
| AF0      |
| (for     |
| AF15 (   |
| AF1      |
| 5        |
| AF8      |
| function |
| Iternate |
| ₹        |

STM32L486xx

c

| o AF7 see <i>Table 17</i> )                                          | AF12 AF13 AF14 AF15 | SDMMC1, COMP1,<br>COMP2, FMC, SAI1, SAI2 TIM16, TIM17, EVENTOUT<br>SWPMI1 LPTIM2 | - SAI1_EXTCLK TIM2_ETR EVENTOUT | - TIM15_CH1N EVENTOUT | - SAI2_EXTCLK TIM15_CH1 EVENTOUT | - TIM15_CH2 EVENTOUT | - SAI1_FS_B LPTIM2_OUT EVENTOUT | - LPTIM2_ETR EVENTOUT | TIM1_BKIN_ TIM8_BKIN_ TIM16_CH1 EVENTOUT<br>COMP2 COMP2 | - TIM17_CH1 EVENTOUT     | - LPTIM2_OUT EVENTOUT | - TIM15_BKIN EVENTOUT | - TIM17_BKIN EVENTOUT | TIM1_BKIN2 EVENTOUT<br>COMP1 - | - EVENTOUT  | - EVENTOUT   | - EVENTOUT | - SAI2 FS B - EVENTOUT |
|----------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------|---------------------------------|-----------------------|----------------------------------|----------------------|---------------------------------|-----------------------|---------------------------------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|--------------------------------|-------------|--------------|------------|------------------------|
| Alternate function AF8 to AF15 (for AF0 to AF7 see <i>Table 1</i> 7) | AF10 AF11           | OTG_FS, QUADSPI LCD                                                              | ,                               | - LCD_SEG0            | - LCD_SEG1                       | - LCD_SEG2           | ,                               | ,                     | QUADSPI_BK1_IO3 LCD_SEG3                                | QUADSPI_BK1_IO2 LCD_SEG4 | OTG_FS_SOF LCD_COM0   | - LCD_COM1            | OTG_FS_ID LCD_COM2    | OTG_FS_DM -                    | OTG_FS_DP - | OTG_FS_NOE - |            | - LCD SEG17            |
| Table 18. Alterna                                                    | AF9                 | CAN1, TSC 0TG_F                                                                  | ,                               | 1                     | 1                                | 1                    | 1                               | 1                     | - QUADS                                                 | - QUADS                  | - OTG                 | 1                     | - 01                  | CAN1_RX OT                     | CAN1_TX OT  | - OTG        | 1          | TSC G3 101             |
|                                                                      | AF8                 | UART4,<br>UART5,<br>LPUART1                                                      | UART4_TX                        | UART4_RX              | ı                                | I                    | ı                               | ,                     | ı                                                       |                          |                       | ı                     | -                     | ı                              | '           | -            | -          | UART4_RTS              |
|                                                                      |                     | Port                                                                             | PAO                             | PA1                   | PA2                              | PA3                  | PA4                             | PA5                   | PA6                                                     | PA7                      | Port A PA8            | PA9                   | PA10                  | PA11                           | PA12        | PA13         | PA14       | PA15                   |

Pinouts and pin description



| 94/258 |  |  |  |
|--------|--|--|--|
|--------|--|--|--|

|        |      | Ţ                           | able 18. Altern | ate function AF8 to | AF15 (for AF | Table 18. Alternate function AF8 to AF15 (for AF0 to AF7 see <i>Table 17</i> ) (continued) | 17) (continued      | (                                       |          |
|--------|------|-----------------------------|-----------------|---------------------|--------------|--------------------------------------------------------------------------------------------|---------------------|-----------------------------------------|----------|
|        |      | AF8                         | AF9             | AF10                | AF11         | AF12                                                                                       | AF13                | 4F14                                    | AF15     |
| ۵.     | Port | UART4,<br>UART5,<br>LPUART1 | CAN1, TSC       | OTG_FS, QUADSPI     | ГСD          | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPM11                                                    | SAI1, SAI2          | TIM2, TIM15,<br>TIM16, TIM17,<br>LPTIM2 | EVENTOUT |
|        | PB0  | ,                           |                 | QUADSPI_BK1_101     | LCD_SEG5     | COMP1_OUT                                                                                  |                     |                                         | EVENTOUT |
|        | PB1  | 1                           |                 | QUADSPI_BK1_100     | LCD_SEG6     | I                                                                                          |                     | LPTIM2_IN1                              | EVENTOUT |
|        | PB2  | ,                           |                 | I                   |              | I                                                                                          |                     |                                         | EVENTOUT |
|        | PB3  |                             |                 | I                   | LCD_SEG7     | ı                                                                                          | SAI1_SCK_B          |                                         | EVENTOUT |
|        | PB4  | UART5_RTS<br>_DE            | TSC_G2_101      | ı                   | LCD_SEG8     | 1                                                                                          | SAI1_MCLK_<br>B     | TIM17_BKIN                              | EVENTOUT |
|        | PB5  | UART5_CTS                   | TSC_G2_102      | I                   | LCD_SEG9     | COMP2_OUT                                                                                  | SAI1_SD_B           | TIM16_BKIN                              | EVENTOUT |
|        | PB6  | ı                           | TSC_G2_IO3      | I                   | ı            | TIM8_BKIN2_<br>COMP2                                                                       | SAI1_FS_B           | TIM16_CH1N                              | EVENTOUT |
|        | PB7  | UART4_CTS                   | TSC_G2_104      | ı                   | LCD_SEG21    | FMC_NL                                                                                     | TIM8_BKIN_<br>COMP1 | TIM17_CH1N                              | EVENTOUT |
| Port B | PB8  |                             | CAN1_RX         | -                   | LCD_SEG16    | SDMMC1_D4                                                                                  | SAI1_MCLK_<br>A     | TIM16_CH1                               | EVENTOUT |
|        | PB9  | -                           | CAN1_TX         | I                   | LCD_COM3     | SDMMC1_D5                                                                                  | SAI1_FS_A           | TIM17_CH1                               | EVENTOUT |
|        | PB10 | LPUART1_<br>RX              | 1               | QUADSPI_CLK         | LCD_SEG10    | COMP1_OUT                                                                                  | SAI1_SCK_A          | I                                       | EVENTOUT |
|        | PB11 | LPUART1_TX                  | -               | QUADSPI_NCS         | LCD_SEG11    | COMP2_OUT                                                                                  | 1                   | ı                                       | EVENTOUT |
|        | PB12 | LPUART1_<br>RTS_DE          | TSC_G1_I01      | ı                   | LCD_SEG12    | SWPMI1_IO                                                                                  | SAI2_FS_A           | TIM15_BKIN                              | EVENTOUT |
|        | PB13 | LPUART1_<br>CTS             | TSC_G1_102      | ı                   | LCD_SEG13    | SWPMI1_TX                                                                                  | SAI2_SCK_A          | TIM15_CH1N                              | EVENTOUT |
|        | PB14 | 1                           | TSC_G1_IO3      |                     | LCD_SEG14    | SWPMI1_RX                                                                                  | SAI2_MCLK_<br>A     | TIM15_CH1                               | EVENTOUT |
|        | PB15 | ı                           | TSC_G1_104      | ı                   | LCD_SEG15    | SWPMI1_SUSPEND                                                                             | SAI2_SD_A           | TIM15_CH2                               | EVENTOUT |

## Pinouts and pin description

STM32L486xx

57

| _              |   |
|----------------|---|
| ) (continued)  |   |
| 1              |   |
| Table          |   |
| see            |   |
| AF0 to AF7 s   |   |
| 5              |   |
| r AF0 to       |   |
| (for /         |   |
| to AF15 (for / |   |
| 5              |   |
| AF8            |   |
| unction        |   |
| te fi          |   |
| rna            | ŀ |
| Alte           |   |
| 18.            |   |

|                                                                                    | 15   | TOUT                                    | rout           | rout       | FOUT      | rout       | TOUT      | FOUT      | rout       | rout            | rout       | rout                 | rout                                 | rout                                 | rout                                 | rout     | rout     | TOUT     |
|------------------------------------------------------------------------------------|------|-----------------------------------------|----------------|------------|-----------|------------|-----------|-----------|------------|-----------------|------------|----------------------|--------------------------------------|--------------------------------------|--------------------------------------|----------|----------|----------|
|                                                                                    | AF15 | EVENTOUT                                | EVENTOUT       | EVENTOUT   | EVENTOUT  | EVENTOUT   | EVENTOUT  | EVENTOUT  | EVENTOUT   | EVENTOUT        | EVENTOUT   | EVENTOUT             | EVENTOUT                             | EVENTOUT                             | EVENTOUT                             | EVENTOUT | EVENTOUT | EVENTOUT |
| ()                                                                                 | AF14 | TIM2, TIM15,<br>TIM16, TIM17,<br>LPTIM2 | LPTIM2_IN1     | 1          | ı         | LPTIM2_ETR | ı         | ı         | I          | I               | ı          | TIM8_BKIN2_<br>COMP1 | ı                                    | ı                                    | ı                                    | •        | I        | 1        |
| 17) (continued                                                                     | AF13 | SAI1, SAI2                              | ı              |            | ,         | SAI1_SD_A  | ,         | ,         | SAI2_MCLKA | SAI2_MCLK_<br>B | ı          | SAI2_EXTCLK          | SAI2_SCK_B                           | SAI2_MCLK_<br>B                      | SAI2_SD_B                            |          | ı        |          |
| Table 18. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 17) (continued) | AF12 | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPMI1 | ı              | 1          | ı         | ı          | ı         | ı         | SDMMC1_D6  | SDMMC1_D7       | SDMMC1_D0  | SDMMC1_D1            | SDMMC1_D2                            | SDMMC1_D3                            | SDMMC1_CK                            | I        | I        | ı        |
| AF15 (for AF                                                                       | AF11 | ГСD                                     | LCD_SEG18      | LCD_SEG19  | LCD_SEG20 | LCD_VLCD   | LCD_SEG22 | LCD_SEG23 | LCD_SEG24  | LCD_SEG25       | LCD_SEG26  | LCD_SEG27            | LCD_COM4/<br>LCD_SEG28/<br>LCD_SEG40 | LCD_COM5/<br>LCD_SEG29/<br>LCD_SEG41 | LCD_COM6/<br>LCD_SEG30/<br>LCD_SEG42 | I        | I        | ı        |
| ate function AF8 to                                                                | AF10 | OTG_FS, QUADSPI                         | r              | I          | I         | I          | I         | I         | I          | I               | I          | OTG_FS_NOE           | I                                    | I                                    | I                                    | •        | I        |          |
| able 18. Altern                                                                    | AF9  | CAN1, TSC                               | ı              |            | ı         | ı          | ·         |           | TSC_G4_I01 | TSC_G4_IO2      | TSC_G4_103 | TSC_64_104           | TSC_G3_102                           | TSC_G3_103                           | TSC_G3_104                           | •        | I        | ı        |
| Ϋ́                                                                                 | AF8  | UART4,<br>UART5,<br>LPUART1             | LPUART1_<br>RX | LPUART1_TX | ,         | ,          | '         | ,         | ı          | 1               | ,          | ·                    | UART4_TX                             | UART4_RX                             | UART5_TX                             |          |          | '        |
|                                                                                    |      | Port                                    | PC0            | PC1        | PC2       | PC3        | PC4       | PC5       | PC6        | PC7             | PC8        | PC9                  | PC10                                 | PC11                                 | PC12                                 | PC13     | PC14     | PC15     |
|                                                                                    |      | ۵.                                      |                |            |           |            |           |           |            |                 |            | Port C               |                                      |                                      |                                      |          |          |          |



## STM32L486xx

## Pinouts and pin description

|          |      | μ                           | able 18. Altern | Table 18. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 17) (continued) | AF15 (for AF                         | 0 to AF7 see Table                      | 17) (continued  | 6                                       |          |
|----------|------|-----------------------------|-----------------|------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------|-----------------|-----------------------------------------|----------|
|          |      | AF8                         | AF9             | AF10                                                                               | AF11                                 | AF12                                    | AF13            | AF14                                    | AF15     |
| <b>L</b> | Port | UART4,<br>UART5,<br>LPUART1 | CAN1, TSC       | OTG_FS, QUADSPI                                                                    | гср                                  | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPMI1 | SAI1, SAI2      | ТІМ2, ТІМ15,<br>ТІМ16, ТІМ17,<br>LPTIM2 | EVENTOUT |
|          | PD0  | ı                           | CAN1_RX         | ı                                                                                  | ı                                    | FMC_D2                                  |                 | I                                       | EVENTOUT |
|          | PD1  | T                           | CAN1_TX         | -                                                                                  | I                                    | FMC_D3                                  | 1               | I                                       | EVENTOUT |
|          | PD2  | UART5_RX                    | TSC_SYNC        | I                                                                                  | LCD_COM7/<br>LCD_SEG31/<br>LCD_SEG43 | SDMMC1_CMD                              | 1               | ı                                       | EVENTOUT |
|          | PD3  |                             | 1               | I                                                                                  |                                      | FMC_CLK                                 | ,               |                                         | EVENTOUT |
|          | PD4  |                             | 1               | I                                                                                  |                                      | FMC_NOE                                 | ,               |                                         | EVENTOUT |
|          | PD5  |                             | ı               | I                                                                                  | ı                                    | FMC_NWE                                 | ı               | ı                                       | EVENTOUT |
|          | PD6  | ı                           |                 | -                                                                                  | ı                                    | FMC_NWAIT                               | SAI1_SD_A       | ı                                       | EVENTOUT |
| Port D   | PD7  | I                           | ı               | ı                                                                                  | I                                    | FMC_NE1                                 | ı               | I                                       | EVENTOUT |
|          | PD8  |                             |                 | 1                                                                                  | LCD_SEG28                            | FMC_D13                                 | -               | -                                       | EVENTOUT |
|          | PD9  | 1                           | ı               | I                                                                                  | LCD_SEG29                            | FMC_D14                                 | SAI2_MCLK_<br>A | I                                       | EVENTOUT |
|          | PD10 | ı                           | TSC_G6_I01      | I                                                                                  | LCD_SEG30                            | FMC_D15                                 | SAI2_SCK_A      | ı                                       | EVENTOUT |
|          | PD11 |                             | TSC_G6_IO2      | I                                                                                  | LCD_SEG31                            | FMC_A16                                 | SAI2_SD_A       | LPTIM2_ETR                              | EVENTOUT |
|          | PD12 | ·                           | TSC_G6_IO3      | I                                                                                  | LCD_SEG32                            | FMC_A17                                 | SAI2_FS_A       | LPTIM2_IN1                              | EVENTOUT |
|          | PD13 | I                           | TSC_G6_I04      | -                                                                                  | LCD_SEG33                            | FMC_A18                                 | 1               | LPTIM2_OUT                              | EVENTOUT |
|          | PD14 | I                           | I               | •                                                                                  | LCD_SEG34                            | FMC_D0                                  | I               | I                                       | EVENTOUT |
|          | PD15 | •                           |                 | I                                                                                  | LCD_SEG35                            | FMC_D1                                  | ı               | ı                                       | EVENTOUT |

Downloaded from Arrow.com.

96/258

## STM32L486xx



| ()                                                                                 | AF14 | SAI1, SAI2 TIM16, TIM15,<br>LPTIM2      |  |
|------------------------------------------------------------------------------------|------|-----------------------------------------|--|
| <mark>17</mark> ) (continued                                                       | AF13 | SAI1, SAI2                              |  |
| Table 18. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 17) (continued) | AF12 | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPM11 |  |
| AF15 (for AF                                                                       | AF11 | ГСD                                     |  |
| ate function AF8 to                                                                | AF10 | CAN1, TSC OTG_FS, QUADSPI               |  |
| able 18. Altern                                                                    | 64A  | CAN1, TSC                               |  |
| ц<br>Т                                                                             | AF8  | UART4,<br>UART5,<br>LPUART1             |  |
|                                                                                    |      | t                                       |  |

|    |      | -                           |            |                 |           |                                         |                 |                                         |          |
|----|------|-----------------------------|------------|-----------------|-----------|-----------------------------------------|-----------------|-----------------------------------------|----------|
|    |      | AF8                         | AF9        | AF10            | AF11      | AF12                                    | AF13            | AF14                                    | AF15     |
| ē. | Port | UART4,<br>UART5,<br>LPUART1 | CAN1, TSC  | OTG_FS, QUADSPI | ГСD       | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPMI1 | SAI1, SAI2      | TIM2, TIM15,<br>TIM16, TIM17,<br>LPTIM2 | EVENTOUT |
|    | PE0  | ,                           | ,          | I               | LCD_SEG36 | FMC_NBL0                                |                 | TIM16_CH1                               | EVENTOUT |
|    | PE1  | ,                           | ,          | I               | LCD_SEG37 | FMC_NBL1                                | ,               | TIM17_CH1                               | EVENTOUT |
|    | PE2  | ı                           | TSC_G7_101 | I               | LCD_SEG38 | FMC_A23                                 | SAI1_MCLK_<br>A | ı                                       | EVENTOUT |
|    | PE3  | 1                           | TSC_G7_102 | I               | LCD_SEG39 | FMC_A19                                 | SAI1_SD_B       | 1                                       | EVENTOUT |
|    | PE4  | 1                           | TSC_G7_103 | I               | ı         | FMC_A20                                 | SAI1_FS_A       | 1                                       | EVENTOUT |
|    | PE5  | ı                           | TSC_G7_I04 | -               | I         | FMC_A21                                 | SAI1_SCK_A      | 1                                       | EVENTOUT |
|    | PE6  | ,                           | 1          | I               |           | FMC_A22                                 | SAI1_SD_A       |                                         | EVENTOUT |
|    | PE7  | ı                           | 1          | I               | ı         | FMC_D4                                  | SAI1_SD_B       | ı                                       | EVENTOUT |
|    | PE8  | 1                           | 1          | I               | ı         | FMC_D5                                  | SAI1_SCK_B      | 1                                       | EVENTOUT |
|    | PE9  | ı                           | 1          | I               | I         | FMC_D6                                  | SAI1_FS_B       | ı                                       | EVENTOUT |
|    | PE10 | ı                           | TSC_G5_I01 | QUADSPI_CLK     | I         | FMC_D7                                  | SAI1_MCLK_<br>B | ı                                       | EVENTOUT |
|    | PE11 | ı                           | TSC_G5_102 | QUADSPI_NCS     | ı         | FMC_D8                                  | ı               | ı                                       | EVENTOUT |
|    | PE12 | 1                           | TSC_G5_103 | QUADSPI_BK1_100 | ı         | FMC_D9                                  | 1               | 1                                       | EVENTOUT |
|    | PE13 | ı                           | TSC_G5_I04 | QUADSPI_BK1_IO1 | I         | FMC_D10                                 |                 | ı                                       | EVENTOUT |
|    | PE14 | ı                           | 1          | QUADSPI_BK1_102 | I         | FMC_D11                                 |                 | ı                                       | EVENTOUT |
|    | PE15 | '                           |            | QUADSPI_BK1_103 | ı         | FMC_D12                                 |                 |                                         | EVENTOUT |

97/258

## STM32L486xx

## Pinouts and pin description

57

| e 17) (continued)                                                          | AF13 AF14 AF15 | , SAI1, SAI2 TIM16, TIM15, EVENTOUT LPTIM2 | - EVENTOUT | SAI1_SD_B - EVENTOUT | SAI1_MCLK EVENTOUT | SAI1_SCK_B - EVENTOUT | SAI1_FS_B TIM15_CH1 EVENTOUT | - TIM15_CH2 EVENTOUT | - EVENTOLIT |
|----------------------------------------------------------------------------|----------------|--------------------------------------------|------------|------------|------------|------------|------------|------------|----------------------|--------------------|-----------------------|------------------------------|----------------------|------------|------------|------------|------------|-------------|
| 0 to AF7 see Tab                                                           | AF12           | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPMI1    | FMC_A0     | FMC_A1     | FMC_A2     | FMC_A3     | FMC_A4     | FMC_A5     | ı                    | ı                  | 1                     | ı                            | ı                    | ı          | FMC_A6     | FMC_A7     | FMC_A8     | FMC_A9      |
| AF15 (for AF                                                               | AF11           | ГСD                                        |            |            | ,          | ı          | ,          | ,          |                      | ı                  |                       | ı                            | ,                    | ,          |            |            |            | ·           |
| ate function AF8 to AF15 (for AF0 to AF7 see <i>Table 17</i> ) (continued) | AF10           | OTG_FS, QUADSPI                            | ı          | ı          | I          | I          | I          | I          | ı                    | 1                  | ı                     | I                            | I                    | I          | ı          | I          | I          | I           |
| Table 18. Altern                                                           | AF9            | CAN1, TSC                                  |            |            | ı          | ı          | ı          | ı          | ı                    | ı                  | ı                     | ı                            | ı                    | ı          |            | ı          | TSC_G8_101 | TSC_G8_I02  |
| Ψ                                                                          | AF8            | UART4,<br>UART5,<br>LPUART1                |            | ı          |            | ı          | ı          | ı          | ı                    | ı                  |                       | ı                            | ı                    |            | ı          |            | ı          |             |
|                                                                            | Port           |                                            | PF0        | PF1        | PF2        | PF3        | PF4        | PF5        | PF6                  | = PF7              | PF8                   | PF9                          | PF10                 | PF11       | PF12       | PF13       | PF14       | PF15        |
|                                                                            |                | _                                          |            |            |            |            |            |            |                      | Port F             |                       |                              |                      |            |            |            |            |             |

98/258



|                                                                                    | AF15 | EVENTOUT                                | EVENTOUT   | EVENTOUT   | EVENTOUT   | EVENTOUT  | EVENTOUT        | EVENTOUT        | EVENTOUT           | EVENTOUT   | EVENTOUT       | EVENTOUT            | EVENTOUT  | EVENTOUT        | EVENTOUT  | EVENTOUT | EVENTOUT | EVENTOUT |
|------------------------------------------------------------------------------------|------|-----------------------------------------|------------|------------|------------|-----------|-----------------|-----------------|--------------------|------------|----------------|---------------------|-----------|-----------------|-----------|----------|----------|----------|
|                                                                                    | AF   |                                         | EVEN       | EVEN       | EVEN       | EVEN      | EVEN            | EVEN            | EVEN               | EVEN       | EVEN           |                     | EVEN      | EVEN            | EVEN      | EVEN     | EVEN     | EVEN     |
| (                                                                                  | AF14 | ТІМ2, ТІМ15,<br>ТІМ16, ТІМ17,<br>LPTIM2 | ı          | ı          | ı          | I         | ı               | ı               | I                  | ı          | I              | TIM15_CH1N          | TIM15_CH1 | TIM15_CH2       | ı         | I        | I        | ı        |
| 17) (continued                                                                     | AF13 | SAI1, SAI2                              | ı          | 1          | SAI2_SCK_B | SAI2_FS_B | SAI2_MCLK_<br>B | SAI2_SD_B       | -                  |            | -              | SAI2_SCK_A          | SAI2_FS_A | SAI2_MCLK_<br>A | SAI2_SD_A | ı        | •        | I        |
| Table 18. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 17) (continued) | AF12 | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPMI1 | FMC_A10    | FMC_A11    | FMC_A12    | FMC_A13   | FMC_A14         | FMC_A15         | -                  | FMC_INT    | -              | FMC_NCE/<br>FMC_NE2 | FMC_NE3   | ı               | FMC_NE4   | FMC_A24  | FMC_A25  | ı        |
| AF15 (for AF                                                                       | AF11 | ГСD                                     | ı          | ı          | ı          | I         | ı               | ı               | -                  | ı          | -              | ·                   | ı         | ı               | I         | I        | -        | ı        |
| ate function AF8 to                                                                | AF10 | OTG_FS, QUADSPI                         | ı          | ı          | ı          | T         | ı               | I               | ı                  | ı          | ı              |                     | I         | 1               | ı         | -        | I        | I        |
| able 18. Altern                                                                    | AF9  | CAN1, TSC                               | TSC_G8_I03 | TSC_G8_I04 | ı          | I         | I               | I               | I                  | ı          | I              | ı                   | I         | I               | ı         | I        | I        | ı        |
| Ϋ́                                                                                 | AF8  | UART4,<br>UART5,<br>LPUART1             |            | ı          | ı          | ı         | I               | LPUART1_<br>CTS | LPUART1_<br>RTS_DE | LPUART1_TX | LPUART1_<br>RX |                     | I         | I               | ı         | -        | ı        | 1        |
|                                                                                    |      | Port                                    | PG0        | PG1        | PG2        | PG3       | PG4             | PG5             | PG6                | PG7        | PG8            | PG9                 | PG10      | PG11            | PG12      | PG13     | PG14     | PG15     |
|                                                                                    |      | ۵.                                      |            |            |            |           |                 |                 |                    |            | Port G         |                     |           |                 |           |          |          |          |

57

DocID025977 Rev 6

99/258

|                                                                                    | AF15 | EVENTOUT                                | EVENTOUT | EVENTOUT |
|------------------------------------------------------------------------------------|------|-----------------------------------------|----------|----------|
| (                                                                                  | AF14 | TIM2, TIM15,<br>TIM16, TIM17,<br>LPTIM2 | -        |          |
| 17) (continued                                                                     | AF13 | SAI1, SAI2                              | -        | -        |
| Table 18. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 17) (continued) | AF12 | SDMMC1, COMP1,<br>COMP2, FMC,<br>SWPM11 | -        | -        |
| AF15 (for AF                                                                       | AF11 | ГСD                                     | ı        |          |
| ate function AF8 to                                                                | AF10 | OTG_FS, QUADSPI                         | -        | 1        |
| able 18. Altern                                                                    | AF9  | CAN1, TSC                               | ı        |          |
| Τi                                                                                 | AF8  | UART4,<br>UART5,<br>LPUART1             | I        |          |
|                                                                                    |      | Port                                    | род п    | PH1      |

100/258



5

## Memory mapping



### Figure 13. STM32L486xx memory map

57

DocID025977 Rev 6

101/258

| Bus   | Boundary address          | Size<br>(bytes) | Peripheral      |
|-------|---------------------------|-----------------|-----------------|
| AHB3  | 0xA000 1000 - 0xA000 13FF | 1 KB            | QUADSPI         |
| ALIDS | 0xA000 0000 - 0xA000 0FFF | 4 KB            | FMC             |
|       | 0x5006 0800 - 0x5006 0BFF | 1 KB            | RNG             |
|       | 0x5006 0400 - 0x5006 07FF | 1 KB            | Reserved        |
|       | 0x5006 0000 - 0x5006 03FF | 1 KB            | AES             |
|       | 0x5004 0400 - 0x5005 FFFF | 127 KB          | Reserved        |
|       | 0x5004 0000 - 0x5004 03FF | 1 KB            | ADC             |
|       | 0x5000 0000 - 0x5003 FFFF | 16 KB           | OTG_FS          |
|       | 0x4800 2000 - 0x4FFF FFFF | ~127 MB         | Reserved        |
| AHB2  | 0x4800 1C00 - 0x4800 1FFF | 1 KB            | GPIOH           |
|       | 0x4800 1800 - 0x4800 1BFF | 1 KB            | GPIOG           |
|       | 0x4800 1400 - 0x4800 17FF | 1 KB            | GPIOF           |
|       | 0x4800 1000 - 0x4800 13FF | 1 KB            | GPIOE           |
|       | 0x4800 0C00 - 0x4800 0FFF | 1 KB            | GPIOD           |
|       | 0x4800 0800 - 0x4800 0BFF | 1 KB            | GPIOC           |
|       | 0x4800 0400 - 0x4800 07FF | 1 KB            | GPIOB           |
|       | 0x4800 0000 - 0x4800 03FF | 1 KB            | GPIOA           |
| -     | 0x4002 4400 - 0x47FF FFFF | ~127 MB         | Reserved        |
|       | 0x4002 4000 - 0x4002 43FF | 1 KB            | TSC             |
|       | 0x4002 3400 - 0x4002 3FFF | 1 KB            | Reserved        |
|       | 0x4002 3000 - 0x4002 33FF | 1 KB            | CRC             |
|       | 0x4002 2400 - 0x4002 2FFF | 3 KB            | Reserved        |
| AHB1  | 0x4002 2000 - 0x4002 23FF | 1 KB            | FLASH registers |
|       | 0x4002 1400 - 0x4002 1FFF | 3 KB            | Reserved        |
|       | 0x4002 1000 - 0x4002 13FF | 1 KB            | RCC             |
|       | 0x4002 0800 - 0x4002 0FFF | 2 KB            | Reserved        |
|       | 0x4002 0400 - 0x4002 07FF | 1 KB            | DMA2            |
|       | 0x4002 0000 - 0x4002 03FF | 1 KB            | DMA1            |

Table 19. STM32L486xx memory map and peripheral register boundary addresses<sup>(1)</sup>



|      | (Continued                | ,               |            |
|------|---------------------------|-----------------|------------|
| Bus  | Boundary address          | Size<br>(bytes) | Peripheral |
|      | 0x4001 6400 - 0x4001 FFFF | 39 KB           | Reserved   |
|      | 0x4001 6000 - 0x4000 63FF | 1 KB            | DFSDM1     |
|      | 0x4001 5C00 - 0x4000 5FFF | 1 KB            | Reserved   |
| APB2 | 0x4001 5800 - 0x4000 5BFF | 1 KB            | SAI2       |
|      | 0x4001 5400 - 0x4000 57FF | 1 KB            | SAI1       |
|      | 0x4001 4C00 - 0x4000 53FF | 2 KB            | Reserved   |
|      | 0x4001 4800 - 0x4001 4BFF | 1 KB            | TIM17      |
|      | 0x4001 4400 - 0x4001 47FF | 1 KB            | TIM16      |
|      | 0x4001 4000 - 0x4001 43FF | 1 KB            | TIM15      |
|      | 0x4001 3C00 - 0x4001 3FFF | 1 KB            | Reserved   |
|      | 0x4001 3800 - 0x4001 3BFF | 1 KB            | USART1     |
|      | 0x4001 3400 - 0x4001 37FF | 1 KB            | TIM8       |
|      | 0x4001 3000 - 0x4001 33FF | 1 KB            | SPI1       |
|      | 0x4001 2C00 - 0x4001 2FFF | 1 KB            | TIM1       |
| APB2 | 0x4001 2800 - 0x4001 2BFF | 1 KB            | SDMMC1     |
|      | 0x4001 2000 - 0x4001 27FF | 2 KB            | Reserved   |
|      | 0x4001 1C00 - 0x4001 1FFF | 1 KB            | FIREWALL   |
|      | 0x4001 0800- 0x4001 1BFF  | 5 KB            | Reserved   |
|      | 0x4001 0400 - 0x4001 07FF | 1 KB            | EXTI       |
|      | 0x4001 0200 - 0x4001 03FF |                 | COMP       |
|      | 0x4001 0030 - 0x4001 01FF | 1 KB            | VREFBUF    |
|      | 0x4001 0000 - 0x4001 002F |                 | SYSCFG     |

# Table 19. STM32L486xx memory map and peripheral register boundary addresses<sup>(1)</sup> (continued)



| Bus  | Boundary address          | Size<br>(bytes) | Peripheral |
|------|---------------------------|-----------------|------------|
|      | 0x4000 9800 - 0x4000 FFFF | 26 KB           | Reserved   |
|      | 0x4000 9400 - 0x4000 97FF | 1 KB            | LPTIM2     |
|      | 0x4000 8C00 - 0x4000 93FF | 2 KB            | Reserved   |
|      | 0x4000 8800 - 0x4000 8BFF | 1 KB            | SWPMI1     |
|      | 0x4000 8400 - 0x4000 87FF | 1 KB            | Reserved   |
|      | 0x4000 8000 - 0x4000 83FF | 1 KB            | LPUART1    |
|      | 0x4000 7C00 - 0x4000 7FFF | 1 KB            | LPTIM1     |
|      | 0x4000 7800 - 0x4000 7BFF | 1 KB            | OPAMP      |
| APB1 | 0x4000 7400 - 0x4000 77FF | 1 KB            | DAC        |
| APBI | 0x4000 7000 - 0x4000 73FF | 1 KB            | PWR        |
|      | 0x4000 6800 - 0x4000 6FFF | 1 KB            | Reserved   |
|      | 0x4000 6400 - 0x4000 67FF | 1 KB            | CAN1       |
|      | 0x4000 6000 - 0x4000 63FF | 1 KB            | Reserved   |
|      | 0x4000 5C00- 0x4000 5FFF  | 1 KB            | I2C3       |
|      | 0x4000 5800 - 0x4000 5BFF | 1 KB            | I2C2       |
|      | 0x4000 5400 - 0x4000 57FF | 1 KB            | I2C1       |
|      | 0x4000 5000 - 0x4000 53FF | 1 KB            | UART5      |
|      | 0x4000 4C00 - 0x4000 4FFF | 1 KB            | UART4      |

# Table 19. STM32L486xx memory map and peripheral register boundary addresses<sup>(1)</sup>(continued)

104/258



| Bus  | Boundary address          | Size<br>(bytes) | Peripheral |
|------|---------------------------|-----------------|------------|
|      | 0x4000 4800 - 0x4000 4BFF | 1 KB            | USART3     |
|      | 0x4000 4400 - 0x4000 47FF | 1 KB            | USART2     |
|      | 0x4000 4000 - 0x4000 43FF | 1 KB            | Reserved   |
|      | 0x4000 3C00 - 0x4000 3FFF | 1 KB            | SPI3       |
|      | 0x4000 3800 - 0x4000 3BFF | 1 KB            | SPI2       |
|      | 0x4000 3400 - 0x4000 37FF | 1 KB            | Reserved   |
|      | 0x4000 3000 - 0x4000 33FF | 1 KB            | IWDG       |
|      | 0x4000 2C00 - 0x4000 2FFF | 1 KB            | WWDG       |
| APB1 | 0x4000 2800 - 0x4000 2BFF | 1 KB            | RTC        |
|      | 0x4000 2400 - 0x4000 27FF | 1 KB            | LCD        |
|      | 0x4000 1800 - 0x4000 23FF | 3 KB            | Reserved   |
|      | 0x4000 1400 - 0x4000 17FF | 1 KB            | TIM7       |
|      | 0x4000 1000 - 0x4000 13FF | 1 KB            | TIM6       |
|      | 0x4000 0C00- 0x4000 0FFF  | 1 KB            | TIM5       |
|      | 0x4000 0800 - 0x4000 0BFF | 1 KB            | TIM4       |
|      | 0x4000 0400 - 0x4000 07FF | 1 KB            | TIM3       |
|      | 0x4000 0000 - 0x4000 03FF | 1 KB            | TIM2       |

# Table 19. STM32L486xx memory map and peripheral register boundary addresses<sup>(1)</sup>(continued)

1. The gray color is used for reserved boundary addresses.



## 6 Electrical characteristics

## 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

## 6.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A max$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\sigma$ ).

## 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25 \degree C$ ,  $V_{DD} = V_{DDA} = 3 \lor V$ . They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean  $\pm 2\sigma$ ).

## 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

## 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 14*.

## 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 15.



106/258



### 6.1.6 Power supply scheme



Figure 16. Power supply scheme

Each power supply pair ( $V_{DD}/V_{SS}$ ,  $V_{DDA}/V_{SSA}$  etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or Caution:



below, the appropriate pins on the underside of the PCB to ensure the good functionality of the device.

108/258



## 6.1.7 Current consumption measurement



## Figure 17. Current consumption measurement scheme with and without external SMPS power supply

## 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 20: Voltage characteristics*, *Table 21: Current characteristics* and *Table 22: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 qualification standard, extended mission profiles are available on demand.

| Symbol                              | Ratings                                                                                                            |         | Min                  | Мах                                                                                                                                                                                         | Unit |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| V <sub>DDX</sub> - V <sub>SS</sub>  | External main supply voltage (including $V_{DD}$ , $V_{DDA}$ , $V_{DDIO2}$ , $V_{DDUSB}$ , $V_{LCD}$ , $V_{BAT}$ ) |         | -0.3                 | 4.0                                                                                                                                                                                         | V    |
|                                     | External SMPS supply voltage                                                                                       | Range 1 | -0.3                 | 1.32                                                                                                                                                                                        | v    |
| V <sub>DD12</sub> - V <sub>SS</sub> | External Sivir S supply voltage                                                                                    | Range 2 | -0.3                 | 1.52                                                                                                                                                                                        | v    |
|                                     | Input voltage on FT_xxx pins                                                                                       |         | V <sub>SS</sub> -0.3 | $\begin{array}{c} \text{min} \ (\text{V}_{\text{DD}}, \ \text{V}_{\text{DDA}}, \ \text{V}_{\text{DDIO2}}, \ \text{V}_{\text{DDUSB}}, \\ \text{V}_{\text{LCD}} ) + 4.0^{(3)(4)} \end{array}$ |      |
| V <sub>IN</sub> <sup>(2)</sup>      | Input voltage on TT_xx pins                                                                                        |         | V <sub>SS</sub> -0.3 | 4.0                                                                                                                                                                                         | V    |
|                                     | Input voltage on BOOT0 pin                                                                                         |         | V <sub>SS</sub>      | 9.0                                                                                                                                                                                         |      |
|                                     | Input voltage on any other pins                                                                                    |         | V <sub>SS</sub> -0.3 | 4.0                                                                                                                                                                                         |      |

## Table 20. Voltage characteristics<sup>(1)</sup>



| Symbol                            | Ratings                                                                     | Min | Мах | Unit |  |  |  |
|-----------------------------------|-----------------------------------------------------------------------------|-----|-----|------|--|--|--|
| ΔV <sub>DDx</sub>                 | Variations between different V <sub>DDX</sub> power pins of the same domain | -   | 50  | mV   |  |  |  |
| V <sub>SSx</sub> -V <sub>SS</sub> | Variations between all the different ground pins <sup>(5)</sup>             | -   | 50  | mV   |  |  |  |

Table 20. Voltage characteristics<sup>(1)</sup> (continued)

1. All main power (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO2</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

 V<sub>IN</sub> maximum must always be respected. Refer to Table 21: Current characteristics for the maximum allowed injected current values.

3. This formula has to be applied only on the power supplies related to the IO structure described in the pin definition table.

4. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled.

5. Include VREF- pin.

## Table 21. Current characteristics

| Symbol                               | Ratings                                                                        | Мах                  | Unit |
|--------------------------------------|--------------------------------------------------------------------------------|----------------------|------|
| $\Sigma IV_{DD}$                     | Total current into sum of all $V_{DD}$ power lines (source) <sup>(1)(2)</sup>  | 150                  |      |
| ∑IV <sub>SS</sub>                    | Total current out of sum of all $V_{SS}$ ground lines (sink) <sup>(1)</sup>    | 150                  |      |
| IV <sub>DD(PIN)</sub>                | Maximum current into each V <sub>DD</sub> power pin (source) <sup>(1)(2)</sup> | 100                  |      |
| IV <sub>SS(PIN)</sub>                | Maximum current out of each $V_{SS}$ ground pin (sink) <sup>(1)</sup>          | 100                  |      |
|                                      | Output current sunk by any I/O and control pin except FT_f                     | 20                   |      |
| I <sub>IO(PIN)</sub>                 | Output current sunk by any FT_f pin                                            | 20                   |      |
|                                      | Output current sourced by any I/O and control pin                              | 20                   | mA   |
| EI.                                  | Total output current sunk by sum of all I/Os and control pins <sup>(3)</sup>   | 100                  |      |
| $\Sigma I_{IO(PIN)}$                 | Total output current sourced by sum of all I/Os and control $pins^{(3)}$       | 100                  |      |
| I <sub>INJ(PIN)</sub> <sup>(4)</sup> | Injected current on FT_xxx, TT_xx, RST and B pins, except PA4, PA5             | -5/+0 <sup>(5)</sup> |      |
|                                      | Injected current on PA4, PA5                                                   | -5/0                 | 1    |
| ΣII <sub>INJ(PIN)</sub> Ι            | Total injected current (sum of all I/Os and control pins) <sup>(6)</sup>       | 25                   | 1    |

1. All main power (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO2</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supplies, in the permitted range.

2. Valid also for V<sub>DD12</sub> on SMPS packages.

3. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages.

 Positive injection (when V<sub>IN</sub> > V<sub>DDIOx</sub>) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.

A negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 20: Voltage characteristics* for the minimum allowed input voltage values.

When several inputs are submitted to a current injection, the maximum ∑|I<sub>INJ(PIN)</sub>| is the absolute sum of the negative injected currents (instantaneous values).



| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | –65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | °C   |

## Table 22. Thermal characteristics



## 6.3 Operating conditions

## 6.3.1 General operating conditions

| Table | 23. General | operating | conditio | าร |  |
|-------|-------------|-----------|----------|----|--|
|       |             |           |          |    |  |

| Symbol             | Parameter                                                                | Conditions                                 |                    | Min         | Мах                                                                                                                                            | Unit |  |  |  |   |    |     |
|--------------------|--------------------------------------------------------------------------|--------------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|---|----|-----|
| f <sub>HCLK</sub>  | Internal AHB clock frequency                                             |                                            | -                  | 0           | 80                                                                                                                                             |      |  |  |  |   |    |     |
| f <sub>PCLK1</sub> | Internal APB1 clock frequency                                            | -                                          |                    | -           |                                                                                                                                                | -    |  |  |  | 0 | 80 | MHz |
| f <sub>PCLK2</sub> | Internal APB2 clock frequency                                            |                                            | -                  | 0           | 80                                                                                                                                             |      |  |  |  |   |    |     |
| V <sub>DD</sub>    | Standard operating voltage                                               |                                            | -                  | 1.71<br>(1) | 3.6                                                                                                                                            | V    |  |  |  |   |    |     |
| V                  | Standard aparating voltage                                               | Full frequency                             | range              | 1.08        | 1.32                                                                                                                                           | v    |  |  |  |   |    |     |
| V <sub>DD12</sub>  | Standard operating voltage                                               | Up to 26 MHz                               |                    | 1.05        | 1.32                                                                                                                                           | v    |  |  |  |   |    |     |
| N                  |                                                                          | At least one I/                            | O in PG[15:2] used | 1.08        | 3.6                                                                                                                                            | V    |  |  |  |   |    |     |
| V <sub>DDIO2</sub> | PG[15:2] I/Os supply voltage                                             | PG[15:2] not u                             | used               | 0           | 3.6                                                                                                                                            |      |  |  |  |   |    |     |
|                    |                                                                          | ADC or COM                                 | ⊃ used             | 1.62        |                                                                                                                                                |      |  |  |  |   |    |     |
|                    |                                                                          | DAC or OPAN                                | IP used            | 1.8         |                                                                                                                                                |      |  |  |  |   |    |     |
| V <sub>DDA</sub>   | Analog supply voltage                                                    | VREFBUF us                                 | ed                 | 2.4         | 3.6                                                                                                                                            | V    |  |  |  |   |    |     |
|                    |                                                                          | ADC, DAC, OPAMP, COMP,<br>VREFBUF not used |                    | 0           |                                                                                                                                                |      |  |  |  |   |    |     |
| V <sub>BAT</sub>   | Backup operating voltage                                                 |                                            | -                  | 1.55        | 3.6                                                                                                                                            | V    |  |  |  |   |    |     |
| N                  |                                                                          | USB used                                   |                    | 3.0         | 3.6                                                                                                                                            | V    |  |  |  |   |    |     |
| V <sub>DDUSB</sub> | USB supply voltage                                                       | USB not used                               |                    | 0           | 3.6                                                                                                                                            |      |  |  |  |   |    |     |
|                    |                                                                          | TT_xx I/O                                  |                    | -0.3        | V <sub>DDIOx</sub> +0.3                                                                                                                        |      |  |  |  |   |    |     |
|                    |                                                                          | BOOT0                                      |                    | 0           | 9                                                                                                                                              |      |  |  |  |   |    |     |
| V <sub>IN</sub>    | I/O input voltage                                                        | All I/O except                             | BOOT0 and TT_xx    | -0.3        | $\begin{array}{c} \text{MIN(MIN(V_{DD}, V_{DDA}, \\ V_{DDIO2}, V_{DDUSB}, \\ V_{LCD}) + 3.6 \text{ V}, \\ 5.5 \text{ V})^{(2)(3)} \end{array}$ | V    |  |  |  |   |    |     |
|                    |                                                                          | LQFP144                                    | -                  | -           | 625                                                                                                                                            |      |  |  |  |   |    |     |
|                    | Power dissipation at                                                     | LQFP100                                    | -                  | -           | 476                                                                                                                                            |      |  |  |  |   |    |     |
| PD                 | T <sub>A</sub> = 85 °C for suffix 6<br>or                                | LQFP64                                     | -                  | -           | 444                                                                                                                                            | mW   |  |  |  |   |    |     |
|                    | $T_A = 105 \ ^{\circ}C$ for suffix 7 <sup>(4)</sup>                      | UFBGA132                                   | -                  | -           | 363                                                                                                                                            |      |  |  |  |   |    |     |
|                    |                                                                          | WLCSP72                                    | _                  | -           | 434                                                                                                                                            |      |  |  |  |   |    |     |
|                    |                                                                          | LQFP144                                    | -                  | -           | 156                                                                                                                                            |      |  |  |  |   |    |     |
|                    |                                                                          | LQFP100                                    | -                  | -           | 119                                                                                                                                            | 1    |  |  |  |   |    |     |
| P <sub>D</sub>     | Power dissipation at T <sub>A</sub> = 125 °C for suffix 3 <sup>(4)</sup> | LQFP64                                     | -                  | -           | 111                                                                                                                                            | mW   |  |  |  |   |    |     |
|                    |                                                                          | UFBGA132                                   | -                  | -           | 90                                                                                                                                             | 1    |  |  |  |   |    |     |
|                    |                                                                          | WLCSP72                                    | -                  | -           | 108                                                                                                                                            |      |  |  |  |   |    |     |



| Symbol | Parameter                   | Conditions                           | Min | Мах | Unit |
|--------|-----------------------------|--------------------------------------|-----|-----|------|
|        | Ambient temperature for the | Maximum power dissipation            | -40 | 85  |      |
|        | suffix 6 version            | Low-power dissipation <sup>(5)</sup> | -40 | 105 |      |
|        | Ambient temperature for the | Maximum power dissipation            | -40 | 105 | °C   |
|        | suffix 7 version            | Low-power dissipation <sup>(5)</sup> | -40 | 125 |      |
|        | Ambient temperature for the | Maximum power dissipation            | -40 | 125 |      |
|        | suffix 3 version            | Low-power dissipation <sup>(5)</sup> | -40 | 130 |      |
|        |                             | Suffix 6 version                     | -40 | 105 |      |
| TJ     | Junction temperature range  | Suffix 7 version                     | -40 | 125 | °C   |
|        |                             | Suffix 3 version                     | -40 | 130 | 1    |

Table 23. General operating conditions (continued)

1. When RESET is released functionality is guaranteed down to  $V_{\mbox{BOR0}}$  Min.

2. This formula has to be applied only on the power supplies related to the IO structure described by the pin definition table. Maximum I/O input voltage is the smallest value between MIN( $V_{DD}$ ,  $V_{DDA}$ ,  $V_{DDIO2}$ ,  $V_{DDUSB}$ ,  $V_{LCD}$ )+3.6 V and 5.5V.

3. For operation with voltage higher than Min (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO2</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>) +0.3 V, the internal Pull-up and Pull-Down resistors must be disabled.

4. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.6: Thermal characteristics).

5. In low-power dissipation state,  $T_A$  can be extended to this range as long as  $T_J$  does not exceed  $T_{Jmax}$  (see Section 7.6: Thermal characteristics).

## 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 24* are derived from tests performed under the ambient temperature condition summarized in *Table 23*.

| Symbol              | Parameter                         | Conditions | Min | Мах | Unit  |  |
|---------------------|-----------------------------------|------------|-----|-----|-------|--|
| +                   | V <sub>DD</sub> rise time rate    |            | 0   | 8   | uo/\/ |  |
| t <sub>VDD</sub>    | V <sub>DD</sub> fall time rate    | -          | 10  | 8   | μs/V  |  |
| +                   | V <sub>DDA</sub> rise time rate   |            | 0   | 8   | ue/\/ |  |
| t <sub>VDDA</sub>   | V <sub>DDA</sub> fall time rate   | -          | 10  | 8   | µs/V  |  |
| 4                   | V <sub>DDUSB</sub> rise time rate |            | 0   | 8   |       |  |
| t <sub>VDDUSB</sub> | V <sub>DDUSB</sub> fall time rate | -          | 10  | 8   | μs/V  |  |
| t <sub>VDDIO2</sub> | V <sub>DDIO2</sub> rise time rate |            | 0   | 8   | ue/\/ |  |
|                     | V <sub>DDIO2</sub> fall time rate | -          | 10  | 8   | μs/V  |  |

Table 24. Operating conditions at power-up / power-down<sup>(1)</sup>

1. At power-up, the  $V_{DD12}$  voltage should not be forced externally.

## 6.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 25* are derived from tests performed under the ambient temperature conditions summarized in *Table 23: General operating conditions*.



| Table 25. Embedded reset and power          |                                                                             |                                     | power control block characteristics |      |      |      |
|---------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------|-------------------------------------|------|------|------|
| Symbol                                      | Parameter                                                                   | Conditions <sup>(1)</sup>           | Min                                 | Тур  | Max  | Unit |
| t <sub>RSTTEMPO</sub> <sup>(2)</sup>        | Reset temporization after<br>BOR0 is detected                               | V <sub>DD</sub> rising              | -                                   | 250  | 400  | μs   |
| V (2)                                       | Brown-out reset threshold 0                                                 | Rising edge                         | 1.62                                | 1.66 | 1.7  | V    |
| V <sub>BOR0</sub> <sup>(2)</sup>            | Brown-out reset threshold 0                                                 | Falling edge                        | 1.6                                 | 1.64 | 1.69 | v    |
| V                                           | Brown-out reset threshold 1                                                 | Rising edge                         | 2.06                                | 2.1  | 2.14 | V    |
| V <sub>BOR1</sub>                           |                                                                             | Falling edge                        | 1.96                                | 2    | 2.04 | v    |
| M.                                          | Brown-out reset threshold 2                                                 | Rising edge                         | 2.26                                | 2.31 | 2.35 | V    |
| V <sub>BOR2</sub>                           |                                                                             | Falling edge                        | 2.16                                | 2.20 | 2.24 | v    |
| V                                           | Brown-out reset threshold 3                                                 | Rising edge                         | 2.56                                | 2.61 | 2.66 | V    |
| V <sub>BOR3</sub>                           | Brown-out reset threshold 5                                                 | Falling edge                        | 2.47                                | 2.52 | 2.57 | v    |
| N/                                          | Drown out react threshold 4                                                 | Rising edge                         | 2.85                                | 2.90 | 2.95 | V    |
| V <sub>BOR4</sub>                           | Brown-out reset threshold 4                                                 | Falling edge                        | 2.76                                | 2.81 | 2.86 | V    |
|                                             | Programmable voltage                                                        | Rising edge                         | 2.1                                 | 2.15 | 2.19 |      |
| V <sub>PVD0</sub>                           | detector threshold 0                                                        | Falling edge                        | 2                                   | 2.05 | 2.1  | V    |
|                                             |                                                                             | Rising edge                         | 2.26                                | 2.31 | 2.36 | v    |
| V <sub>PVD1</sub>                           | PVD threshold 1                                                             | Falling edge                        | 2.15                                | 2.20 | 2.25 |      |
|                                             | PVD threshold 2                                                             | Rising edge                         | 2.41                                | 2.46 | 2.51 | v    |
| V <sub>PVD2</sub>                           |                                                                             | Falling edge                        | 2.31                                | 2.36 | 2.41 |      |
|                                             |                                                                             | Rising edge                         | 2.56                                | 2.61 | 2.66 |      |
| V <sub>PVD3</sub>                           | PVD threshold 3                                                             | Falling edge                        | 2.47                                | 2.52 | 2.57 | V    |
|                                             |                                                                             | Rising edge                         | 2.69                                | 2.74 | 2.79 | .,   |
| V <sub>PVD4</sub>                           | PVD threshold 4                                                             | Falling edge                        | 2.59                                | 2.64 | 2.69 | V    |
|                                             |                                                                             | Rising edge                         | 2.85                                | 2.91 | 2.96 |      |
| V <sub>PVD5</sub>                           | PVD threshold 5                                                             | Falling edge                        | 2.75                                | 2.81 | 2.86 | V    |
|                                             |                                                                             | Rising edge                         | 2.92                                | 2.98 | 3.04 |      |
| V <sub>PVD6</sub>                           | PVD threshold 6                                                             | Falling edge                        | 2.84                                | 2.90 | 2.96 | V    |
| V <sub>hyst_BORH0</sub>                     | Hysteresis voltage of BORH0                                                 | Hysteresis in<br>continuous<br>mode | -                                   | 20   | -    | mV   |
| * nyst_BORHU                                |                                                                             | Hysteresis in other mode            | -                                   | 30   | -    |      |
| V <sub>hyst_BOR_PVD</sub>                   | Hysteresis voltage of BORH<br>(except BORH0) and PVD                        | -                                   | -                                   | 100  | -    | mV   |
| I <sub>DD</sub><br>(BOR_PVD) <sup>(2)</sup> | ${\rm BOR}^{(3)}$ (except BOR0) and PVD consumption from ${\rm V}_{\rm DD}$ | -                                   | -                                   | 1.1  | 1.6  | μA   |
| V <sub>PVM1</sub>                           | V <sub>DDUSB</sub> peripheral voltage monitoring                            | -                                   | 1.18                                | 1.22 | 1.26 | V    |
|                                             |                                                                             |                                     |                                     |      |      |      |

114/258

DocID025977 Rev 6



| Table 23. Embedded Teset and power control block characteristics (continued) |                                                   |                           |      |      |      |      |
|------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|------|------|------|------|
| Symbol                                                                       | Parameter                                         | Conditions <sup>(1)</sup> | Min  | Тур  | Мах  | Unit |
| V <sub>PVM2</sub>                                                            | V <sub>DDIO2</sub> peripheral voltage monitoring  | -                         | 0.92 | 0.96 | 1    | V    |
| V                                                                            | V <sub>DDA</sub> peripheral voltage               | Rising edge               | 1.61 | 1.65 | 1.69 | V    |
| V <sub>PVM3</sub>                                                            | monitoring                                        | Falling edge              | 1.6  | 1.64 | 1.68 | v    |
| V                                                                            | V <sub>DDA</sub> peripheral voltage monitoring    | Rising edge               | 1.78 | 1.82 | 1.86 | V    |
| V <sub>PVM4</sub>                                                            |                                                   | Falling edge              | 1.77 | 1.81 | 1.85 |      |
| V <sub>hyst_PVM3</sub>                                                       | PVM3 hysteresis                                   | -                         | -    | 10   | -    | mV   |
| V <sub>hyst_PVM4</sub>                                                       | PVM4 hysteresis                                   | -                         | -    | 10   | -    | mV   |
| I <sub>DD</sub><br>(PVM1/PVM2)<br>(2)                                        | PVM1 and PVM2<br>consumption from V <sub>DD</sub> | -                         | -    | 0.2  | -    | μA   |
| I <sub>DD</sub><br>(PVM3/PVM4)<br>(2)                                        | PVM3 and PVM4<br>consumption from V <sub>DD</sub> | -                         | -    | 2    | -    | μA   |

Table 25. Embedded reset and power control block characteristics (continued)

1. Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes.

2. Guaranteed by design.

3. BOR0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables.



## 6.3.4 Embedded voltage reference

The parameters given in *Table 26* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*.

| Symbol                                    | Parameter                                                           | Conditions                        | Min              | Тур   | Мах                 | Unit                     |
|-------------------------------------------|---------------------------------------------------------------------|-----------------------------------|------------------|-------|---------------------|--------------------------|
| V <sub>REFINT</sub>                       | Internal reference voltage                                          | –40 °C < T <sub>A</sub> < +130 °C | 1.182            | 1.212 | 1.232               | V                        |
| t <sub>S_vrefint</sub> <sup>(1)</sup>     | ADC sampling time when<br>reading the internal reference<br>voltage | -                                 | 4 <sup>(2)</sup> | -     | -                   | μs                       |
| t <sub>start_vrefint</sub>                | Start time of reference voltage buffer when ADC is enable           | -                                 | -                | 8     | 12 <sup>(2)</sup>   | μs                       |
| I <sub>DD</sub> (V <sub>REFINTBUF</sub> ) | $V_{REFINT}$ buffer consumption from $V_{DD}$ when converted by ADC | -                                 | -                | 12.5  | 20 <sup>(2)</sup>   | μΑ                       |
| $\Delta V_{REFINT}$                       | Internal reference voltage spread over the temperature range        | V <sub>DD</sub> = 3 V             | -                | 5     | 7.5 <sup>(2)</sup>  | mV                       |
| T <sub>Coeff</sub>                        | Average temperature<br>coefficient                                  | –40°C < T <sub>A</sub> < +130°C   | -                | 30    | 50 <sup>(2)</sup>   | ppm/°C                   |
| A <sub>Coeff</sub>                        | Long term stability                                                 | 1000 hours, T = 25°C              | -                | 300   | 1000 <sup>(2)</sup> | ppm                      |
| V <sub>DDCoeff</sub>                      | Average voltage coefficient                                         | 3.0 V < V <sub>DD</sub> < 3.6 V   | -                | 250   | 1200 <sup>(2)</sup> | ppm/V                    |
| V <sub>REFINT_DIV1</sub>                  | 1/4 reference voltage                                               |                                   | 24               | 25    | 26                  | 0/                       |
| V <sub>REFINT_DIV2</sub>                  | 1/2 reference voltage                                               | -                                 | 49               | 50    | 51                  | %<br>V <sub>REFINT</sub> |
| V <sub>REFINT_DIV3</sub>                  | 3/4 reference voltage                                               |                                   | 74               | 75    | 76                  |                          |

1. The shortest sampling time can be determined in the application by multiple iterations.

2. Guaranteed by design.





Figure 18. V<sub>REFINT</sub> versus temperature



## 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 17: Current consumption measurement scheme with and without external SMPS power supply.* 

The I<sub>DD\_ALL</sub> parameters given in *Table 27* to *Table 49* represent the total MCU consumption including the current supplying V<sub>DD</sub>, V<sub>DD12</sub>, V<sub>DD12</sub>, V<sub>DD12</sub>, V<sub>DDA</sub>, V<sub>LCD</sub>, V<sub>DDUSB</sub> and V<sub>BAT</sub>.

## Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in analog input mode
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted with the minimum wait states number, depending on the f<sub>HCLK</sub> frequency (refer to the table "Number of wait states according to CPU clock (HCLK) frequency" available in the RM0351 reference manual).
- When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub>

The parameters given in *Table 27* to *Table 50* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*.



| TYP       MAX <sup>(1)</sup> TYP       MAX <sup>(1)</sup> TYP       MAX <sup>(1)</sup> MAX <sup>(1)</sup> 2.93       3.05       3.23       3.58       3.20       3.37       3.51       3.93         1.87       1.98       2.16       2.49       2.01       2.16       2.30       2.72         1.87       1.98       2.16       2.49       2.01       2.16       2.30       2.72         1.02       1.12       1.29       1.62       1.10       1.17       1.31       1.73         0.59       0.69       0.85       1.18       0.61       0.70       0.89       1.24         0.37       0.47       0.64       0.96       0.37       0.46       0.64       0.98         0.37       0.47       0.64       0.93       0.50       0.86       0.74       0.98         0.17       0.27       0.17       10.1       11.1       11.21       12.1       12.4         10.3       10.5       0.17       0.21       0.38       0.74       0.98         0.17       0.27       0.33       0.50       0.86       0.99       0.74         10.3 </th <th></th> <th>&lt;</th> <th>£</th> <th></th> |                    |        |        |       |         |       |                    |                                   |              |                     |        |         |        |        | <      | £      |              |           |         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|--------|-------|---------|-------|--------------------|-----------------------------------|--------------|---------------------|--------|---------|--------|--------|--------|--------|--------------|-----------|---------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 125 °C             | 4.76   | 3.34   | 2.56  | 1.95    | 1.71  | 1.57               | 1.44                              | 13.3         | 12.2                | 11.1   |         | 6.51   | 5.30   | 3.99   | 1704   | 1572         | 1505      | 1456    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 105 °C             | 3.93   | 2.72   | 1.73  | 1.24    | 0.98  | 0.86               | 0.74                              | 12.5         | 11.4                | 10.3   | 8.0     | 5.67   | 4.46   | 3.16   | 954    | 822          | 755       | 706     |
| MAX <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 85 °C              |        | 2.30   | 1.31  | 0.89    | 0.64  | 0:50               | 0.38                              | 12.1         | 11.0                | 9.9    | 7.6     | 5.26   | 4.05   | 2.95   | 613    | 457          | 380       | 331     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | 3.37   | 2.16   | 1.17  | 0.70    | 0.46  | 0.33               | 0.21                              | 11.8         | 10.7                | 9.6    | 7.3     | 4.97   | 3.76   | 2.66   | 262    | 265          | 180       | 138     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 25 °C              | 3.20   | 2.01   | 1.10  | 0.61    | 0.37  | 0.27               | 0.17                              | 11.22        | 10.16               | 9.08   | 6.91    | 4.66   | 3.53   | 2.41   | 330    | 195          | 110       | 75      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 125 °C             | 3.58   | 2.49   | 1.62  | 1.18    | 0.96  | 0.85               | 0.75                              | 11.1         | 10.1                | 60.6   | 7.11    | 5.04   | 3.98   | 2.94   | 958    | 835          | 758       | 723     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 105 °C             | 3.23   | 2.16   | 1.29  | 0.85    | 0.64  | 0.53               | 0.43                              | 10.7         | 9.69                | 8.68   | 6.72    | 4.65   | 3.61   | 2.56   | 592    | 473          | 396       | 360     |
| ТҮР                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 85 °C              | 3.05   | 1.98   | 1.12  | 0.69    | 0.47  | 0.36               | 0.27                              | 10.5         | 9.47                | 8.46   | 6.5     | 4.44   | 3.4    | 2.36   | 413    | 293          | 217       | 182     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 55 °C              | 2.93   | 1.87   | 1.02  | 0.59    | 0.37  | 0.26               | 0.17                              | 10.3         | 9.31                | 8.32   | 6.35    | 4.30   | 3.27   | 2.24   | 303    | 184          | 108       | 73      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 25 °C              | 2.88   | 1.83   | 0.98  | 0.55    | 0.34  | 0.23               | 0.14                              | 10.2         | 9.24                | 8.25   | 6.28    | 4.24   | 3.21   | 2.19   | 272    | 154          | 78        | 42      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | fнс∟к              | 26 MHz | 16 MHz | 8 MHz | 4 MHz   | 2 MHz | 1 MHz              | 100 kHz                           | 80 MHz       | 72 MHz              | 64 MHz | 48 MHz  | 32 MHz | 24 MHz | 16 MHz | 2 MHz  | 1 MHz        | 400 kHz   | 100 kHz |
| itions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Voltage<br>scaling |        |        |       | Range 2 |       |                    |                                   |              |                     |        | Range 1 |        |        |        |        |              | e         |         |
| Condit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |        |        |       |         |       | fHCLK = fHSE up to | 4oivi⊓∠ iriciuueu,<br>bypass mode | PLL ON above | peripherals disable |        |         |        |        |        |        | fHCLK = fMSI | als disab |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Parameter          |        |        |       |         |       |                    |                                   | Run mode     |                     |        |         |        |        |        | Cumuly | current in   | Low-power |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Symbol             |        |        |       |         |       |                    | IDD ALL                           | (Rūn)        |                     |        |         |        |        |        |        | IDD ALL      | (LPRun)   |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |        |        |       |         |       |                    | Do                                | cID0         | )259                | 77 F   | Rev 6   | 6      |        |        |        |              |           |         |

## STM32L486xx

## **Electrical characteristics**

119/258

1. Guaranteed by characterization results, unless otherwise specified.

Table 28. Current consumption in Run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS

|              |                       | Conditions <sup>(1)</sup>                              |         |       |       | ТΥР   |        |        | 1 |
|--------------|-----------------------|--------------------------------------------------------|---------|-------|-------|-------|--------|--------|---|
| oymbol       | rarameter             |                                                        | fнськ   | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C |   |
|              |                       |                                                        | 80 MHz  | 3.67  | 3.70  | 3.77  | 3.85   | 3.99   |   |
|              |                       |                                                        | 72 MHz  | 3.32  | 3.35  | 3.40  | 3.48   | 3.63   |   |
|              |                       |                                                        | 64 MHz  | 2.97  | 2.99  | 3.04  | 3.12   | 3.27   |   |
|              |                       |                                                        | 48 MHz  | 2.26  | 2.28  | 2.34  | 2.42   | 2.56   |   |
|              |                       |                                                        | 32 MHz  | 1.52  | 1.55  | 1.60  | 1.67   | 1.81   |   |
| (a0)         | Supply current in Run | $f_{HCLK} = f_{HSE}$ up to 48MHz included, bypass mode | 24 MHz  | 1.15  | 1.18  | 1.22  | 1.30   | 1.43   | { |
| DD_ALL(Ruil) |                       | PLL ON above 48 MHz all peripherals disable            | 16 MHz  | 0.79  | 0.81  | 0.85  | 0.92   | 1.06   | Ľ |
|              |                       |                                                        | 8 MHz   | 0.42  | 0.44  | 0.48  | 0.56   | 0.70   |   |
|              |                       |                                                        | 4 MHz   | 0.24  | 0.25  | 0.30  | 0.37   | 0.51   |   |
|              |                       |                                                        | 2 MHz   | 0.15  | 0.16  | 0.20  | 0.28   | 0.41   |   |
|              |                       |                                                        | 1 MHz   | 0.10  | 0.11  | 0.16  | 0.23   | 0.37   |   |
|              |                       |                                                        | 100 kHz | 0.06  | 0.07  | 0.12  | 0.19   | 0.32   |   |

## **Electrical characteristics**

120/258





| , code with data proces                                                             |                                |
|-------------------------------------------------------------------------------------|--------------------------------|
| Table 29. Current consumption in Run and Low-power run modes, code with data proces | running from Flash ART disable |

| 55°C     8       3.19     3.19       3.19     3.19       3.19     3.19       1.229     1.29       1.25     0.45       0.17     0.45       0.17     0.17       10.1     1       110.1     1       110.1     1       126     3302       126     230                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            | L           |                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|--------------------------|
| 55 °C         85 °C         105 °C         125 °C         55 °C         56 °C         < | ТҮР        |             |                          |
| 3.19       3.31       3.50       3.85       3.47       3.70         2.28       2.39       2.57       2.90       2.46       2.60         1.29       1.40       1.57       1.89       1.40       1.50         0.75       0.85       1.02       1.34       0.79       0.88         0.75       0.85       1.02       1.34       0.79       0.88         0.75       0.85       1.02       1.34       0.79       0.88         0.70       0.40       0.57       0.89       0.30       0.88         0.17       0.217       0.72       1.04       0.79       0.88         0.17       0.27       0.43       0.75       0.17       0.22         0.17       0.21       0.43       0.75       0.17       0.22         0.10       10.3       10.6       11.0       11.35       0.26         10.1       10.3       10.6       11.0       11.35       0.26         9.13       9.28       9.41       8.76       8.76       8.76         10.1       10.3       10.6       11.00       11.35       10.36         9.04       9.24       5.98       6.4                                                                                                                                                                                                                                                  |            | fHCLK 25    | Voltage f <sub>HCI</sub> |
| 2.28         2.39         2.57         2.90         2.46         2.60           1.29         1.40         1.57         1.89         1.40         1.50           0.75         0.85         1.02         1.34         0.79         0.88           0.75         0.85         1.02         1.34         0.79         0.88           0.45         0.55         0.72         1.04         0.46         0.55           0.30         0.40         0.57         0.89         0.30         0.38           0.17         0.27         0.43         0.75         0.17         0.22           0.10         10.3         10.6         11.0         11.35         10.36           9.13         9.28         9.51         9.92         9.97         10.36           9.10         9.22         9.48         9.92         9.86         10.25           7.72         7.91         8.17         8.62         8.40         8.76           7.72         7.91         8.17         8.62         8.40         8.76           7.72         7.91         8.17         8.62         8.40         8.76           7.22         5.74         5.98                                                                                                                                                                  |            | 26 MHz 3.1  | 26 M                     |
| 1.29         1.40         1.57         1.89         1.40         1.50           0.75         0.85         1.02         1.34         0.79         0.88           0.75         0.85         1.02         1.34         0.79         0.88           0.45         0.55         0.72         1.04         0.46         0.55           0.30         0.40         0.57         0.89         0.30         0.38           0.17         0.27         0.43         0.75         0.17         0.22           0.17         0.27         0.43         0.75         0.17         0.22           0.10         10.3         10.6         11.0         11.36         0.26           9.13         9.28         9.51         9.92         9.86         10.36           9.04         9.22         9.48         9.92         9.86         10.25           9.04         9.26         8.40         8.76         8.76           5.57         5.74         5.98         6.40         8.76           5.57         5.74         5.98         4.50         4.56           2.99         3.13         3.35         3.75         3.43                                                                                                                                                                                |            | 16 MHz 2.2  | 16 M                     |
| 0.75         0.85         1.02         1.34         0.79         0.88           0.45         0.55         0.72         1.04         0.46         0.55           0.30         0.40         0.57         0.89         0.30         0.38           0.31         0.40         0.57         0.89         0.30         0.38           0.31         0.27         0.43         0.75         0.17         0.22           0.17         0.27         0.43         0.75         0.17         0.22           10.1         10.3         10.6         11.0         11.35         0.22           9.13         9.28         9.51         9.92         9.97         10.36           9.04         9.22         9.48         9.92         9.96         10.25           9.04         9.22         9.48         9.92         9.86         10.25           7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.40         10.25           5.57         5.74         5.98         1.050         4.36         3.43           9.29         3.105         4.56                                                                                                                                                               |            | 8 MHz 1.2   | 8 MI                     |
| 0.45         0.55         0.72         1.04         0.46         0.55           0.30         0.40         0.57         0.89         0.30         0.38           0.17         0.27         0.43         0.75         0.17         0.22           0.17         0.27         0.43         0.75         0.17         0.22           10.1         10.3         10.6         11.0         11.35         1.35           9.13         9.28         9.51         9.92         9.97         10.36           9.04         9.22         9.48         9.92         9.96         10.25           9.04         9.22         9.48         9.92         9.86         10.26           7.72         7.91         8.17         8.62         8.40         8.76           7.72         5.74         5.98         6.40         6.40         6.40           7.25         5.74         5.98         6.40         8.76         8.76           7.29         3.13         3.35         3.75         3.43         8.76           2.99         3.13         3.35         3.75         3.43         8.76           2.99         3.105         4.50                                                                                                                                                                 |            | 4 MHz 0.7   | Range 2 4 MI             |
| 0.30         0.40         0.57         0.89         0.30         0.38           0.17         0.27         0.43         0.75         0.17         0.22           10.1         0.27         0.43         0.75         0.17         0.22           10.1         10.3         10.6         11.0         11.00         11.35           9.13         9.28         9.51         9.92         9.87         10.36           9.13         9.28         9.51         9.92         9.86         10.36           9.04         9.22         9.48         9.92         9.86         10.25           9.04         9.22         9.48         9.92         8.40         8.76           7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.04         6.40           5.57         5.74         5.98         6.40         8.76         3.43           4.22         4.56         4.56         4.56         3.43           2.99         3.13         3.75         3.22         3.43           3.92         503         3.63         3.43         3.43                                                                                                                                                                  |            | 2 MHz 0.4   | 2 MI                     |
| 0.17         0.27         0.43         0.75         0.17         0.22           10.1         10.3         10.6         11.0         11.00         11.35           9.13         9.28         9.51         9.92         9.97         10.36           9.04         9.22         9.48         9.92         9.86         10.25           9.04         9.22         9.48         9.92         9.86         10.25           7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.04         6.40           4.22         4.57         4.96         4.60         4.86         4.86           4.23         3.13         3.35         3.75         3.43         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                           |            | 1 MHz 0.2   | 1 MI                     |
| 10.1         10.3         10.6         11.0         11.00         11.35           9.13         9.28         9.51         9.92         9.97         10.36           9.04         9.22         9.48         9.92         9.86         10.25           7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.40         6.40           4.22         4.56         4.57         4.96         4.60         4.86           2.99         3.13         3.35         3.75         3.22         3.43           2.99         3.13         3.35         3.75         3.43         2.43           2.91         503         683         1050         435         501         2.43           2.30         340         519         880         245         3.12         3.12           2.10         2.10         1050         435         3.12         3.12         3.12           2.30         340         519         880         245         3.12         3.12                                                                                                                                                                                                                                                    |            | 100 kHz 0.1 | 100 4                    |
| 9.13         9.28         9.51         9.92         9.97         10.36           9.04         9.22         9.48         9.92         9.86         10.25           7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.04         6.40           4.22         4.57         4.96         4.60         4.86           2.99         3.13         3.35         3.75         3.22         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            | 80 MHz 10   | 80 M                     |
| 9.04         9.22         9.48         9.92         9.86         10.25           7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.40         8.76           4.22         4.36         4.57         4.96         4.60         4.86           2.99         3.13         3.35         3.75         3.22         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | 72 MHz 9.0  | 72 M                     |
| 7.72         7.91         8.17         8.62         8.40         8.76           5.57         5.74         5.98         6.40         6.04         6.40           4.22         4.36         4.57         4.96         4.60         4.86           2.99         3.13         3.35         3.75         3.22         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 64 MHz 8.9  | 64 M                     |
| 5.57         5.74         5.98         6.40         6.04         6.40           4.22         4.36         4.57         4.96         4.60         4.86           2.99         3.13         3.35         3.75         3.22         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 48 MHz 7.6  | 48 M                     |
| 4.22         4.36         4.57         4.96         4.60         4.86           2.99         3.13         3.35         3.75         3.22         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 32 MHz 5.4  | 32 M                     |
| 2.99         3.13         3.35         3.75         3.22         3.43           392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 24 MHz 4.1  | 24 M                     |
| 392         503         683         1050         435         501           230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            | 16 MHz 2.9  | 16 M                     |
| 230         340         519         880         245         312           126         235         414         778         130         202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            | 2 MHz 35    | 2 MI                     |
| 126 235 414 778 130 202                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 1 MHz 19    | 1 MI                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 97 126 235 | 400 kHz 9   | 400 h                    |
| 7 77 186 365 726 85 147 347                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            | 100 kHz 4   | 100 4                    |

## STM32L486xx

57

|                                                                              | tici<br>tici              |        |        |        |        |        |        | <                                                      |        |       |       |       |       |         |                                                                                                                                                            |
|------------------------------------------------------------------------------|---------------------------|--------|--------|--------|--------|--------|--------|--------------------------------------------------------|--------|-------|-------|-------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                              |                           | 125 °C | 3.95   | 3.57   | 3.57   | 3.10   | 2.30   | 1.78                                                   | 1.35   | 0.82  | 0.58  | 0.45  | 0.38  | 0.32    | 85%                                                                                                                                                        |
|                                                                              |                           | 105 °C | 3.81   | 3.42   | 3.41   | 2.94   | 2.15   | 1.64                                                   | 1.20   | 0.68  | 0.44  | 0.31  | 0.25  | 0.19    | ficiencv =                                                                                                                                                 |
|                                                                              | ТҮР                       | 85 °C  | 3.70   | 3.34   | 3.31   | 2.84   | 2.06   | 1.57                                                   | 1.13   | 09.0  | 0.37  | 0.24  | 0.17  | 0.12    | SMPS ef                                                                                                                                                    |
| <b>`</b>                                                                     |                           | 55 °C  | 3.63   | 3.28   | 3.25   | 2.78   | 2.00   | 1.52                                                   | 1.07   | 0.56  | 0.32  | 0.19  | 0.13  | 0.07    | ut = 3.3 V                                                                                                                                                 |
| = 1.10                                                                       |                           | 25 °C  | 3.59   | 3.26   | 3.22   | 2.75   | 1.97   | 1.50                                                   | 1.05   | 0.54  | 0.31  | 0.18  | 0.12  | 0.06    | SMPS inp                                                                                                                                                   |
| PS (V <sub>DD12</sub>                                                        |                           | fнськ  | 80 MHz | 72 MHz | 64 MHz | 48 MHz | 32 MHz | 24 MHz                                                 | 16 MHz | 8 MHz | 4 MHz | 2 MHz | 1 MHz | 100 kHz | arameters.                                                                                                                                                 |
| ART disable and power supplied by external SMPS (V <sub>DD12</sub> = 1.10 V) | Conditions <sup>(1)</sup> |        |        |        |        |        |        | $f_{HGLK} = f_{HSE}$ up to 48MHz included, bypass mode |        |       |       |       |       |         | 1 All values are obtained by calculation based on measurements done without SMPS and using following parameters. SMPS input = 3.3 V. SMPS efficiency = 85% |
| A                                                                            | Daramotor                 |        |        |        |        |        |        | Supply current in Run                                  |        |       |       |       |       |         | e obtained by calculation base                                                                                                                             |
|                                                                              | Cumbol                    |        |        |        |        |        |        |                                                        |        |       |       |       |       |         | 1 All values are                                                                                                                                           |
| 2/25                                                                         | 8                         |        |        |        |        |        |        |                                                        |        | Do    | cID0  | 259   | 77 R  | ev 6    |                                                                                                                                                            |

## **Electrical characteristics**



| Table 31. Current consumption in Run and Low-power run modes, code with data process | ringing from SDAM |
|--------------------------------------------------------------------------------------|-------------------|
|--------------------------------------------------------------------------------------|-------------------|

|                    | Unit               |        |        |       |         |               |                                     | ۵m          |              |                                     |        |         |        |        |        |       | <                    | ſ,                  |         |
|--------------------|--------------------|--------|--------|-------|---------|---------------|-------------------------------------|-------------|--------------|-------------------------------------|--------|---------|--------|--------|--------|-------|----------------------|---------------------|---------|
|                    | 125<br>°C          | 4.65   | 3.34   | 2.36  | 1.96    | 1.70          | 1.57                                | 1.45        | 13.11        | 11.80                               | 10.91  | 8.50    | 6.19   | 5.09   | 4.09   | 1677  | 1560                 | 1478                | 1429    |
|                    | 105<br>°C          | 4.02   | 2.72   | 1.73  | 1.23    | 0.98          | 0.86                                | 0.74        | 12.07        | 10.76                               | 9.87   | 7.67    | 5.56   | 4.26   | 3.25   | 927   | 810                  | 728                 | 679     |
| MAX <sup>(1)</sup> | 85 °C              | 3.40   | 2.30   | 1.32  | 0.88    | 0.63          | 0.50                                | 0.39        | 11.86        | 10.55                               | 9.66   | 7.25    | 5.15   | 3.84   | 2.84   | 573   | 435                  | 353                 | 314     |
|                    | 55 °C              | 3.26   | 2.16   | 1.16  | 0.69    | 0.45          | 0.33                                | 0.21        | 11.57        | 10.41                               | 9.37   | 7.11    | 4.86   | 3.70   | 2.55   | 380   | 243                  | 160                 | 122     |
|                    | 25 °C              | 3.18   | 2.01   | 1.07  | 0.59    | 0.37          | 0.25                                | 0.15        | 11.22        | 10.18                               | 9.08   | 6.89    | 4.64   | 3.52   | 2.40   | 300   | 180                  | 95                  | 55      |
|                    | 125<br>°C          | 3.58   | 2.50   | 1.62  | 1.18    | 0.96          | 0.85                                | 0.75        | 11.1         | 10.1                                | 9.08   | 7.11    | 5.03   | 3.99   | 2.94   | 924   | 809                  | 734                 | 702     |
|                    | 105<br>°C          | 3.23   | 2.15   | 1.27  | 0.84    | 0.62          | 0.51                                | 0.41        | 10.7         | 9.68                                | 8.67   | 6.69    | 4.63   | 3.59   | 2.55   | 562   | 445                  | 374                 | 339     |
| AM1<br>TYP         | 85 °C              | 3.05   | 1.98   | 1.11  | 0.67    | 0.46          | 0.35                                | 0.25        | 10.5         | 9.46                                | 8.46   | 6.48    | 4.42   | 3.38   | 2.35   | 384   | 269                  | 197                 | 163     |
| running from SRAM1 | 55 °C              | 2.94   | 1.87   | 1.00  | 0.57    | 0.36          | 0.25                                | 0.15        | 10.3         | 9.31                                | 8.31   | 6.33    | 4.28   | 3.25   | 2.22   | 275   | 162                  | 06                  | 56      |
| nning fi           | 25 °C              | 2.88   | 1.83   | 0.97  | 0.54    | 0.33          | 0.22                                | 0.12        | 10.2         | 9.25                                | 8.25   | 6.26    | 4.22   | 3.20   | 2.18   | 242   | 130                  | 61                  | 26      |
| rui                | fнськ              | 26 MHz | 16 MHz | 8 MHz | 4 MHz   | 2 MHz         | 1 MHz                               | 100 kHz     | 80 MHz       | 72 MHz                              | 64 MHz | 48 MHz  | 32 MHz | 24 MHz | 16 MHz | 2 MHz | 1 MHz                | 400 kHz             | 100 kHz |
| tions              | Voltage<br>scaling |        |        |       | Range 2 |               |                                     |             |              |                                     |        | Range 1 |        |        |        |       | <u> </u>             | , c                 | 1       |
| Conditions         |                    |        |        |       |         | - f<br>-<br>- | HCLK - HSE up to<br>48MHz included. | bypass mode | PLL ON above | 48 IVIHZ all<br>nerinherals disable |        |         |        |        |        |       | fHCLK = fMSI         | FLASH in power-down |         |
|                    | Parameter          |        |        |       |         |               |                                     | Supply      | -            |                                     |        |         |        |        |        |       | suppiy<br>current in | low-power           |         |
|                    | Symbol             |        | _      | _     | _       | _             | _                                   | IDD ALL     | (Rūn)        | _                                   | _      | _       | _      | _      | _      |       | IDD ALL              | (LPRun)             | _       |
| 57                 |                    |        |        |       |         |               |                                     |             |              | Doo                                 | cID(   | )25     | 977    | Re     | v 6    |       |                      |                     |         |

STM32L486xx

123/258

**Electrical characteristics** 

|       |           | Conditions <sup>(1)</sup>                                |         |       |       | ТҮР   |        |        |   |
|-------|-----------|----------------------------------------------------------|---------|-------|-------|-------|--------|--------|---|
| ушрог | Parameter |                                                          | fHCLK   | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C |   |
|       |           |                                                          | 80 MHz  | 3.67  | 3.70  | 3.77  | 3.85   | 3.99   |   |
|       |           |                                                          | 72 MHz  | 3.33  | 3.35  | 3.40  | 3.48   | 3.63   |   |
|       |           |                                                          | 64 MHz  | 2.97  | 2.99  | 3.04  | 3.12   | 3.26   |   |
|       |           |                                                          | 48 MHz  | 2.25  | 2.28  | 2.33  | 2.40   | 2.56   |   |
|       |           |                                                          | 32 MHz  | 1.52  | 1.54  | 1.59  | 1.66   | 1.81   |   |
|       |           | $f_{HCLK}$ = $f_{HSE}$ up to 48MHz included, bypass mode | 24 MHz  | 1.15  | 1.17  | 1.22  | 1.29   | 1.43   | 4 |
|       |           |                                                          | 16 MHz  | 0.78  | 0.80  | 0.84  | 0.92   | 1.06   |   |
|       |           |                                                          | 8 MHz   | 0.42  | 0.43  | 0.48  | 0.55   | 0.70   |   |
|       |           |                                                          | 4 MHz   | 0.23  | 0.25  | 0.29  | 0.36   | 0.51   |   |
|       |           |                                                          | 2 MHz   | 0.14  | 0.16  | 0.20  | 0.27   | 0.41   |   |
|       |           |                                                          | 1 MHz   | 0.09  | 0.11  | 0.15  | 0.22   | 0.37   |   |
|       |           | 100 kHz 0.05 0.06 0.11 0.18 0.                           | 100 kHz | 0.05  | 0.06  | 0.11  | 0.18   | 0.32   |   |

124/258

DocID025977 Rev 6





|                                |                         |                                                                   | Conditio                           | ons                         | ТҮР   |      | ТҮР   |        |
|--------------------------------|-------------------------|-------------------------------------------------------------------|------------------------------------|-----------------------------|-------|------|-------|--------|
| Symbol                         | Parameter               | -                                                                 | Voltage<br>scaling                 | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                                |                         |                                                                   | Ν                                  | Reduced code <sup>(1)</sup> | 2.9   |      | 111   |        |
|                                |                         |                                                                   | Range 2<br><sub>:LK</sub> = 26 MHz | Coremark                    | 3.1   |      | 118   |        |
|                                |                         | £ _ £                                                             | ange<br>= 26                       | Dhrystone 2.1               | 3.1   | mA   | 119   | µA/MHz |
|                                |                         | f <sub>HCLK</sub> = f <sub>HSE</sub> up<br>to 48 MHz              | Ra<br>f <sub>HCLK</sub>            | Fibonacci                   | 2.9   |      | 112   |        |
| I <sub>DD_ALL</sub>            | Supply current in       | included, bypass<br>mode PLL ON                                   | f                                  | While(1)                    | 2.8   |      | 108   |        |
| (Run)                          | (Run) Run mode abc      | above 48 MHz                                                      | Z                                  | Reduced code <sup>(1)</sup> | 10.2  |      | 127   |        |
|                                |                         | all peripherals<br>disable                                        | Range 1<br><sub>:LK</sub> = 80 MHz | Coremark                    | 10.9  |      | 136   |        |
|                                |                         |                                                                   | ange<br>= 80                       | Dhrystone 2.1               | 11.0  | mA   | 137   | µA/MHz |
|                                |                         |                                                                   | Ra<br>f <sub>HCLK</sub>            | Fibonacci                   | 10.5  |      | 131   |        |
|                                |                         |                                                                   | Ţ,                                 | While(1)                    | 9.9   |      | 124   |        |
|                                |                         |                                                                   | Reduced code <sup>(1)</sup>        |                             |       |      |       |        |
|                                |                         |                                                                   |                                    | Coremark                    | 291   |      | 145   |        |
| I <sub>DD_ALL</sub><br>(LPRun) | current in<br>Low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 M<br>all peripherals dis |                                    | Dhrystone 2.1               | 302   | μA   | 151   | µA/MHz |
| ()                             | run                     |                                                                   |                                    | Fibonacci                   | 269   |      | 135   |        |
|                                |                         |                                                                   |                                    | While(1)                    | 269   |      | 135   |        |

## Table 33. Typical current consumption in Run and Low-power run modes, with different codesrunning from Flash, ART enable (Cache ON Prefetch OFF)

1. Reduced code used for characterization results provided in *Table 27*, *Table 29*, *Table 31*.

### Table 34. Typical current consumption in Run, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS $(V_{DD12} = 1.10 \text{ V})$

|                     |                   | Co                          | onditions <sup>(</sup> | 1)                          | ТҮР   |      | ТҮР   |            |
|---------------------|-------------------|-----------------------------|------------------------|-----------------------------|-------|------|-------|------------|
| Symbol              | Parameter         | -                           | Voltage<br>scaling     | Code                        | 25 °C | Unit | 25 °C | Unit       |
|                     |                   |                             | 4z                     | Reduced code <sup>(2)</sup> | 1.25  |      | 48    |            |
|                     |                   |                             | MF                     | Coremark                    | 1.34  |      | 51    |            |
|                     |                   | $f_{HCLK} = f_{HSE}$ up to  | = 26 MHz               | Dhrystone 2.1               | 1.34  |      | 51    |            |
|                     |                   | 48 MHz included,            | - <sub>1</sub> нсгк    | Fibonacci                   | 1.25  |      | 48    |            |
| I <sub>DD_ALL</sub> | Supply current in | bypass mode PLL<br>ON above | fHo                    | While(1)                    | 1.21  | mA   | 46    | µA/MHz     |
| (Rūn)               | Run mode          | 48 MHz                      | łz                     | Reduced code <sup>(2)</sup> | 3.67  | ШA   | 46    | μπνινιι ιΖ |
|                     |                   | all peripherals             | 80 MHz                 | Coremark                    | 3.92  |      | 49    |            |
|                     |                   | disable                     | = 80                   | Dhrystone 2.1               | 3.95  |      | 49    |            |
|                     |                   |                             | fноск =                | Fibonacci                   | 3.77  |      | 47    |            |
|                     |                   |                             | fHc                    | While(1)                    | 3.56  |      | 44    |            |



- 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%,  $V_{DD12}$  = 1.10 V
- 2. Reduced code used for characterization results provided in Table 27, Table 29, Table 31.

### Table 35. Typical current consumption in Run, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS $(V_{DD12} = 1.05 \text{ V})$

|                     |            | C                                | onditions <sup>(</sup> | 1)                          | TYP   |      | ТҮР   |        |
|---------------------|------------|----------------------------------|------------------------|-----------------------------|-------|------|-------|--------|
| Symbol              | Parameter  | -                                | Voltage<br>scaling     | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                     |            | $f_{HCLK} = f_{HSE}$ up to       | N                      | Reduced code <sup>(2)</sup> | 1.14  |      | 44    |        |
|                     | Supply     | 48 MHz included, bypass mode PLL | 26 MHz                 | Coremark                    | 1.22  |      | 47    |        |
| I <sub>DD_ALL</sub> | current in | ON above                         | : 26                   | Dhrystone 2.1               | 1.22  | mA   | 47    | µA/MHz |
| (Run)               | Run mode   | 48 MHz                           | =<br>LK                | Fibonacci                   | 1.14  |      | 44    |        |
|                     |            | all peripherals disable          | fнськ                  | While(1)                    | 1.10  |      | 42    |        |

1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%,  $V_{DD12}$  = 1.05 V

2. Reduced code used for characterization results provided in Table 27, Table 29, Table 31.

## Table 36. Typical current consumption in Run and Low-power run modes, with different codesrunning from Flash, ART disable

|                                |                         |                                                                     | Conditio                          | ns                          | TYP   |      | ТҮР   |        |
|--------------------------------|-------------------------|---------------------------------------------------------------------|-----------------------------------|-----------------------------|-------|------|-------|--------|
| Symbol                         | Parameter               | -                                                                   | Voltage<br>scaling                | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                                |                         |                                                                     | Hz                                | Reduced code <sup>(1)</sup> | 3.1   |      | 119   |        |
|                                |                         |                                                                     | Range 2<br><sub>LK</sub> = 26 MHz | Coremark                    | 2.9   |      | 111   |        |
|                                |                         | f <sub>HCLK</sub> = f <sub>HSE</sub> up to                          | ange<br>= 2(                      | Dhrystone 2.1               | 2.8   | mA   | 111   | µA/MHz |
|                                |                         | 48 MHz included,                                                    | Ra<br>fhcLK                       | Fibonacci                   | 2.7   |      | 104   |        |
| I <sub>DD_ALL</sub>            | Supply<br>current in    | bypass mode<br>PLL ON above                                         | f <sub>H0</sub>                   | While(1)                    | 2.6   |      | 100   |        |
| (Rūn)                          | Run mode                | 48 MHz                                                              | Ηz                                | Reduced code <sup>(1)</sup> | 10.0  |      | 125   |        |
|                                |                         | all peripherals                                                     | ge 1<br>80 MHz                    | Coremark                    | 9.4   |      | 117   |        |
|                                |                         | disable                                                             | Ξı                                | Dhrystone 2.1               | 9.1   | mA   | 114   | µA/MHz |
|                                |                         |                                                                     | Ra<br>fHCLK                       | Fibonacci                   | 9.0   |      | 112   |        |
|                                |                         |                                                                     | f <sub>H0</sub>                   | While(1)                    | 9.3   |      | 116   |        |
|                                |                         |                                                                     |                                   | Reduced code <sup>(1)</sup> | 358   |      | 179   |        |
|                                | Supply                  | £ _£ _0.M                                                           | -                                 | Coremark                    | 392   |      | 196   |        |
| I <sub>DD_ALL</sub><br>(LPRun) | current in<br>Low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 MI<br>all peripherals disa |                                   | Dhrystone 2.1               | 390   | μA   | 195   | µA/MHz |
| ()                             | run                     |                                                                     |                                   | Fibonacci                   | 385   |      | 192   |        |
|                                |                         |                                                                     |                                   | While(1)                    | 385   |      | 192   |        |





## Table 37. Typical current consumption in Run modes, with different codes running from Flash, ART disable and power supplied by external SMPS (V<sub>DD12</sub> = 1.10 V)

|                     |                      | C                                          | onditions <sup>(</sup> | 1)                          | TYP   |      | ΤΥΡ   |            |
|---------------------|----------------------|--------------------------------------------|------------------------|-----------------------------|-------|------|-------|------------|
| Symbol              | Parameter            | -                                          | Voltage<br>scaling     | Code                        | 25 °C | Unit | 25 °C | Unit       |
|                     |                      |                                            | 주                      | Reduced code <sup>(2)</sup> | 1.34  |      | 51    |            |
|                     |                      |                                            | 26 MHz                 | Coremark                    | 1.25  |      | 48    |            |
|                     |                      | f <sub>HCLK</sub> = f <sub>HSE</sub> up to | = 26                   | Dhrystone 2.1               | 1.21  |      | 46    |            |
|                     |                      | 48 MHz included,                           | fHCLK =                | Fibonacci                   | 1.16  |      | 45    |            |
| I <sub>DD ALL</sub> | Supply<br>current in | bypass mode<br>PLL ON above                | fHc                    | While(1)                    | 1.12  | mA   | 43    | µA/MHz     |
| (Rūn)               | Run mode             | 48 MHz                                     | 주                      | Reduced code <sup>(2)</sup> | 3.59  |      | 45    | μονινιι ιΖ |
|                     |                      | all peripherals                            | 80 MHz                 | Coremark                    | 3.38  |      | 42    |            |
|                     |                      | disable                                    | = 8(                   | Dhrystone 2.1               | 3.27  |      | 41    | 1          |
|                     |                      |                                            | нсск -                 | Fibonacci                   | 3.24  |      | 40    | 1          |
|                     |                      |                                            | fHc                    | While(1)                    | 3.34  |      | 42    | 1          |

 All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, V<sub>DD12</sub> = 1.10 V

2. Reduced code used for characterization results provided in Table 27, Table 29, Table 31.

Table 38. Typical current consumption in Run modes, with different codes running from Flash, ART disable and power supplied by external SMPS ( $V_{DD12}$  = 1.05 V)

|                              |            | C                                          | onditions <sup>(*</sup> | 1)                          | TYP   |      | TYP   |        |
|------------------------------|------------|--------------------------------------------|-------------------------|-----------------------------|-------|------|-------|--------|
| Symbol                       | Parameter  | -                                          | Voltage scaling         | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                              |            | f <sub>HCLK</sub> = f <sub>HSE</sub> up to | MHz                     | Reduced code <sup>(2)</sup> | 1.22  |      | 47    |        |
|                              | Supply     | 48 MHz included,                           |                         | Coremark                    | 1.14  |      | 44    |        |
| I <sub>DD_ALL</sub><br>(Run) | current in | bypass mode<br>PLL ON above                | = 26                    | Dhrystone 2.1               | 1.10  | mA   | 42    | µA/MHz |
| (1.1011)                     | Run mode   | 48 MHz                                     | фистк.                  | Fibonacci                   | 1.06  |      | 41    |        |
|                              |            | all peripherals                            | fHc                     | While(1)                    | 1.02  |      | 39    |        |

All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, V<sub>DD12</sub> = 1.05 V



|                                |                         | 1                                                                   | unning n                          | rom SRAM1                   |       | -    |       |        |
|--------------------------------|-------------------------|---------------------------------------------------------------------|-----------------------------------|-----------------------------|-------|------|-------|--------|
|                                |                         |                                                                     | Conditio                          | ons                         | ТҮР   |      | ТҮР   |        |
| Symbol                         | Parameter               | -                                                                   | Voltage<br>scaling                | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                                |                         |                                                                     | Hz                                | Reduced code <sup>(1)</sup> | 2.9   |      | 111   |        |
|                                |                         |                                                                     | Range 2<br><sub>LK</sub> = 26 MHz | Coremark                    | 2.9   |      | 111   |        |
|                                |                         | f <sub>HCLK</sub> = f <sub>HSE</sub> up to                          | inge<br>= 2(                      | Dhrystone 2.1               | 2.9   | mA   | 111   | µA/MHz |
|                                |                         | 48 MHz included,                                                    | Ra<br>fHCLK                       | Fibonacci                   | 2.6   |      | 100   |        |
| I <sub>DD_ALL</sub>            | Supply<br>current in    | bypass mode<br>PLL ON above                                         | fHc                               | While(1)                    | 2.6   |      | 100   |        |
| (Rūn)                          | Run mode                | 48 MHz all                                                          | 1<br>MHz                          | Reduced code <sup>(1)</sup> | 10.2  |      | 127   |        |
|                                |                         | peripherals                                                         | 1<br>M                            | Coremark                    | 10.4  |      | 130   |        |
|                                |                         | disable                                                             | Range 1<br><sub>LK</sub> = 80 I   | Dhrystone 2.1               | 10.3  | mA   | 129   | µA/MHz |
|                                |                         |                                                                     | Ra<br>fhcLK                       | Fibonacci                   | 9.6   |      | 120   |        |
|                                |                         |                                                                     | f <sub>H</sub>                    | While(1)                    | 9.3   |      | 116   |        |
|                                |                         |                                                                     |                                   | Reduced code <sup>(1)</sup> | 242   |      | 121   |        |
|                                | Supply                  | £ _£ _0.MI                                                          | -                                 | Coremark                    | 242   |      | 121   |        |
| I <sub>DD_ALL</sub><br>(LPRun) | current in<br>Low-power | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2 MH<br>all peripherals disa |                                   | Dhrystone 2.1               | 242   | μA   | 121   | µA/MHz |
| (                              | run                     |                                                                     |                                   | Fibonacci                   | 225   |      | 112   |        |
|                                |                         |                                                                     |                                   | While(1)                    | 242   |      | 121   |        |

## Table 39. Typical current consumption in Run and Low-power run modes, with different codesrunning from SRAM1

1. Reduced code used for characterization results provided in *Table 27*, *Table 29*, *Table 31*.

| Table 40. Typical current consumption in Run mode, with different codes running from |
|--------------------------------------------------------------------------------------|
| SRAM1 and power supplied by external SMPS (V <sub>DD12</sub> = 1.10 V)               |

|                     |                      | Co                                                             | nditions <sup>(1)</sup> |                             | ΤΥΡ   |      | ΤΥΡ   |            |
|---------------------|----------------------|----------------------------------------------------------------|-------------------------|-----------------------------|-------|------|-------|------------|
| Symbol              | Parameter            | -                                                              | Voltage<br>scaling      | Code                        | 25 °C | Unit | 25 °C | Unit       |
|                     |                      |                                                                | Ϋ́́                     | Reduced code <sup>(2)</sup> | 1.25  |      | 48    |            |
|                     |                      |                                                                | 26 MHz                  | Coremark                    | 1.25  |      | 48    |            |
|                     |                      | f = f un to                                                    | = 26                    | Dhrystone 2.1               | 1.25  |      | 48    |            |
|                     |                      | f <sub>HCLK</sub> = f <sub>HSE</sub> up to<br>48 MHz included, | fHCLK =                 | Fibonacci                   | 1.12  |      | 43    |            |
| I <sub>DD_ALL</sub> | Supply<br>current in | bypass mode                                                    | fHo                     | While(1)                    | 1.12  | mA   | 43    | µA/MHz     |
| (Rūn)               | Run mode             | PLL ON above                                                   | 원                       | Reduced code <sup>(2)</sup> | 3.67  | IIIA | 46    | μΑντιντίτΖ |
|                     |                      | 48 MHz all peripherals disable                                 | 80 MHz                  | Coremark                    | 3.74  |      | 47    |            |
|                     |                      |                                                                | = 80                    | Dhrystone 2.1               | 3.70  |      | 46    |            |
|                     |                      |                                                                | нсск "                  | Fibonacci                   | 3.45  |      | 43    |            |
|                     |                      |                                                                | fHc                     | While(1)                    | 3.34  |      | 42    |            |

All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, V<sub>DD12</sub> = 1.10 V



# Table 41. Typical current consumption in Run mode, with different codes running from SRAM1 and power supplied by external SMPS ( $V_{DD12}$ = 1.05 V)

|                              |            | Co                                         | nditions <sup>(1)</sup> |                             | ТҮР   |      | ТҮР   |        |
|------------------------------|------------|--------------------------------------------|-------------------------|-----------------------------|-------|------|-------|--------|
| Symbol                       | Parameter  | -                                          | Voltage<br>scaling      | Code                        | 25 °C | Unit | 25 °C | Unit   |
|                              |            | f <sub>HCLK</sub> = f <sub>HSE</sub> up to | MHz                     | Reduced code <sup>(2)</sup> | 1.14  |      | 44    |        |
|                              | Supply     | 48 MHz included,                           |                         | Coremark                    | 1.14  |      | 44    |        |
| <sup>I</sup> DD_ALL<br>(Run) | current in | bypass mode<br>PLL ON above                | = 26                    | Dhrystone 2.1               | 1.14  | mA   | 44    | µA/MHz |
| (rtari)                      | Run mode   | 48 MHz all                                 |                         | Fibonacci                   | 1.02  |      | 39    |        |
|                              |            | peripherals disable                        | fнськ                   | While(1)                    | 1.02  |      | 39    |        |

All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, V<sub>DD12</sub> = 1.05 V



|                    | Unit               |        |        |       |         |                 |                  | <       |              |                           |         |         |        |        |        |        | <                                    | Ę                    |          |
|--------------------|--------------------|--------|--------|-------|---------|-----------------|------------------|---------|--------------|---------------------------|---------|---------|--------|--------|--------|--------|--------------------------------------|----------------------|----------|
|                    | 125 °C             | 2.40   | 2.04   | 1.75  | 1.60    | 1.53            | 1.49             | 1.44    | 4.97         | 4.54                      | 4.21    | 3.66    | 3.10   | 2.77   | 2.44   | 1527   | 1483                                 | 1456                 | 1441     |
|                    | 105 °C             | 1.77   | 1.32   | 1.03  | 0.89    | 0.82            | 0.78             | 0.74    | 4.13         | 3.71                      | 3.58    | 2.83    | 2.26   | 1.93   | 1.60   | 777    | 733                                  | 706                  | 691      |
| MAX <sup>(1)</sup> | 85 °C              | 1.36   | 0.97   | 0.68  | 0.54    | 0.46            | 0.44             | 0.39    | 3.72         | 3.50                      | 3.17    | 2.41    | 1.85   | 1.52   | 1.19   | 402    | 358                                  | 331                  | 322      |
|                    | 55 °C              | 1.14   | 0.78   | 0.50  | 0.36    | 0.29            | 0.25             | 0.21    | 3.43         | 3.21                      | 2.88    | 2.27    | 1.56   | 1.23   | 0.90   | 202    | 166                                  | 138                  | 128      |
|                    | 25 °C              | 1.012  | 0.69   | 0.42  | 0.28    | 0.215           | 0.18             | 0.15    | 3.26         | 2.96                      | 2.65    | 2.10    | 1.43   | 1.11   | 0.80   | 130    | 95                                   | 75                   | 65       |
| 1                  | 125 °C             | 1.59   | 1.27   | 1.01  | 0.87    | 0.81            | 0.77             | 0.74    | 3.73         | 3.45                      | 3.17    | 2.67    | 2.08   | 1.76   | 1.45   | 775    | 742                                  | 718                  | 708      |
|                    | 105 °C             | 1.25   | 0.92   | 0.66  | 0.53    | 0.47            | 0.43             | 0.41    | 3.33         | 3.05                      | 2.77    | 2.27    | 1.68   | 1.37   | 1.07   | 412    | 381                                  | 359                  | 348      |
| ТҮР                | 85 °C              | 1.07   | 0.75   | 0.50  | 0.37    | 0:30            | 0.27             | 0.24    | 3.13         | 2.85                      | 2.58    | 2.07    | 1.48   | 1.17   | 0.87   | 233    | 202                                  | 181                  | 171      |
| 1                  | 55 °C              | 0.96   | 0.65   | 0.40  | 0.27    | 0.20            | 0.17             | 0.14    | 3.00         | 2.73                      | 2.45    | 1.93    | 1.35   | 1.05   | 0.75   | 126    | 94                                   | 73                   | 63       |
|                    | 25 °C              | 0.92   | 0.61   | 0.36  | 0.24    | 0.18            | 0.15             | 0.12    | 2.96         | 2.69                      | 2.41    | 1.88    | 1.30   | 1.01   | 0.71   | 96     | 65                                   | 43                   | 33       |
|                    | fнсLK              | 26 MHz | 16 MHz | 8 MHz | 4 MHz   | 2 MHz           | 1 MHz            | 100 kHz | 80 MHz       | 72 MHz                    | 64 MHz  | 48 MHz  | 32 MHz | 24 MHz | 16 MHz | 2 MHz  | 1 MHz                                | 400 kHz              | 100 kHz  |
| itions             | Voltage<br>scaling |        |        |       | Range 2 |                 |                  |         |              |                           |         | Range 1 |        |        |        |        | <u> </u>                             | ble                  | <u> </u> |
| Condi              |                    |        |        |       |         | fHCLK = fHSE up | included, bvpass | mode    | PLL ON above | 48 MHz all<br>nerinherals | disable |         |        |        |        |        | f <sub>HCLK</sub> = f <sub>MSI</sub> | all peripherals disa |          |
|                    | Parameter          |        |        |       |         |                 | Supply           | ~       |              | mode,                     |         |         |        |        |        | Supply | current in                           | sleep                | mode     |
|                    | Symbol             |        |        |       |         |                 |                  | IDD ALL | (Slēep)      |                           |         |         |        |        |        |        | IDD ALL                              | (LPSleep)            |          |

**Electrical characteristics** 

130/258

DocID025977 Rev 6



| . Current consumption in Sleep, Flash ON and power supplied by external SMPS |  |
|------------------------------------------------------------------------------|--|
| Table 43. Current                                                            |  |

|         |                             | Conditions <sup>(1)</sup>                  |         |       |       | ΤYΡ   |        |        | 1  |
|---------|-----------------------------|--------------------------------------------|---------|-------|-------|-------|--------|--------|----|
| ogimico | rarameter                   |                                            | fнсLK   | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C |    |
|         |                             |                                            | 80 MHz  | 1.06  | 1.08  | 1.13  | 1.20   | 1.34   |    |
|         |                             |                                            | 72 MHz  | 0.97  | 0.98  | 1.02  | 1.10   | 1.24   |    |
|         |                             |                                            | 64 MHz  | 0.87  | 0.88  | 0.93  | 1.00   | 1.14   |    |
|         |                             |                                            | 48 MHz  | 0.68  | 0.69  | 0.74  | 0.82   | 0.96   |    |
|         |                             | -                                          | 32 MHz  | 0.47  | 0.49  | 0.53  | 0.60   | 0.75   |    |
|         | Sundv current in clean mode | thcLk = thsE up to 48 MHz included, bypass | 24 MHz  | 0.36  | 0.38  | 0.42  | 0.49   | 0.63   | ۵m |
|         |                             |                                            | 16 MHz  | 0.26  | 0.27  | 0.31  | 0.38   | 0.52   | 5  |
|         |                             |                                            | 8 MHz   | 0.16  | 0.17  | 0.22  | 0.28   | 0.44   |    |
|         |                             |                                            | 4 MHz   | 0.10  | 0.12  | 0.16  | 0.23   | 0.38   |    |
|         |                             |                                            | 2 MHz   | 0.08  | 0.09  | 0.13  | 0.20   | 0.35   |    |
|         |                             |                                            | 1 MHz   | 0.06  | 0.07  | 0.12  | 0.19   | 0.33   |    |
|         |                             |                                            | 100 kHz | 0.05  | 0.06  | 0.10  | 0.18   | 0.32   |    |

. 4 Ē -. . Ċ .

|                | ů               | Conditions         |            |       |       | ТҮР   |        |        |       |       | MAX <sup>(1)</sup> |                                                                 |        |      |
|----------------|-----------------|--------------------|------------|-------|-------|-------|--------|--------|-------|-------|--------------------|-----------------------------------------------------------------|--------|------|
|                |                 | Voltage<br>scaling | fнськ      | 25 °C | 55 °C | 85 °C | 105 °C | 125 °C | 25 °C | 55 °C | 85 °C              | 25 °C 55 °C 85 °C 105 °C 125 °C 25 °C 55 °C 85 °C 105 °C 125 °C | 125 °C | Unit |
|                |                 |                    | 2 MHz      | 81    | 110   | 217   | 395    | 754    | 115   | 182   | 375                | 750                                                             | 1500   |      |
| supply current | fhcLK = fmsi    |                    | 1 MHz      | 50    | 78    | 185   | 362    | 720    | 80    | 149   | 342                | 717                                                             | 1456   | <    |
|                | all peripherals | s disable          | 400 kHz    | 28    | 57    | 163   | 340    | 869    | 60    | 122   | 314                | 689                                                             | 1429   | ç    |
|                |                 |                    | 100 kHz 18 | 18    | 47    | 155   | 332    | 989    | 50    | 114   | 313                | 688                                                             | 1438   |      |

Guaranteed by characterization results, unless otherwise specified.

57

|          |                   | Table 4                    | 5. Cur   | rent co | usump | otion in | Table 45. Current consumption in Stop 2 mode | mode      |       |       |                    |            |        |       |
|----------|-------------------|----------------------------|----------|---------|-------|----------|----------------------------------------------|-----------|-------|-------|--------------------|------------|--------|-------|
| Svmhol   | Daramotor         | Conditions                 |          |         |       | ТҮР      |                                              |           |       |       | MAX <sup>(1)</sup> |            |        | llnit |
|          |                   |                            | $v_{DD}$ | 25 °C   | 55 °C | 85 °C    | 105 °C                                       | 125 °C    | 25 °C | 55 °C | 85 °C              | 105 °C     | 125 °C |       |
|          |                   |                            | 1.8 V    | 1.14    | 3.77  | 14.7     | 34.7                                         | <i>LL</i> | 2.7   | 6     | 37                 | 87         | 193    |       |
|          |                   |                            | 2.4 V    | 1.15    | 3.86  | 15       | 35.5                                         | 79.1      | 2.7   | 10    | 38                 | 68         | 198    |       |
|          |                   | LOD disabled               | 3 V      | 1.18    | 3.97  | 15.4     | 36.4                                         | 81.3      | 2.8   | 10    | 39                 | 91         | 203    |       |
| DD ALL   | Supply current in |                            | 3.6 V    | 1.26    | 4.11  | 16       | 38                                           | 85.1      | 3.0   | 10    | 40                 | $95^{(2)}$ | 213    | <     |
| (Stop 2) | RTC disabled      |                            | 1.8 V    | 1.43    | 3.98  | 15       | 35                                           | 77.3      | 3.2   | 10    | 38                 | 88         | 193    | ۲,    |
|          |                   | LCD enabled <sup>(3)</sup> | 2.4 V    | 1.49    | 4.07  | 15.3     | 35.8                                         | 79.4      | 3.2   | 10    | 38                 | 06         | 199    |       |
|          |                   | clocked by LSI             | 3 V      | 1.54    | 4.24  | 15.7     | 36.7                                         | 81.6      | 3.3   | 11    | 39                 | 92         | 204    |       |
|          |                   |                            | 3.6 V    | 1.75    | 4.47  | 16.1     | 38.3                                         | 85.4      | 3.5   | 11    | 40                 | 96         | 214    |       |
|          |                   |                            | 1.8 V    | 1.42    | 4.04  | 15       | 34.9                                         | 77.2      | 3.1   | 10    | 38                 | 87         | 193    |       |
|          |                   | RTC clocked by LSI,        | 2.4 V    | 1.5     | 4.22  | 15.4     | 35.7                                         | 79.2      | 3.2   | 11    | 39                 | 89         | 198    |       |
|          |                   | LCD disabled               | 3 V      | 1.64    | 4.37  | 15.8     | 36.7                                         | 81.4      | 3.4   | 11    | 40                 | 92         | 204    |       |
|          |                   |                            | 3.6 V    | 1.79    | 4.65  | 16.6     | 38.4                                         | 85.4      | 3.6   | 12    | 42                 | 96         | 214    |       |
|          |                   |                            | 1.8 V    | 1.53    | 4.07  | 15.1     | 35.1                                         | 77.4      | 3.3   | 10    | 38                 | 88         | 194    |       |
|          |                   | RTC clocked by LSI,        | 2.4 V    | 1.62    | 4.32  | 15.5     | 35.9                                         | 79.5      | 3.4   | 11    | 39                 | 06         | 199    |       |
|          |                   | LCD enabled <sup>(3)</sup> | 3 V      | 1.69    | 4.43  | 15.9     | 36.8                                         | 81.7      | 3.5   | 11    | 40                 | 92         | 204    |       |
| IDD_ALL  | Supply current in |                            | 3.6 V    | 1.86    | 4.65  | 16.7     | 38.5                                         | 85.5      | 3.7   | 12    | 42                 | 96         | 214    | V     |
| RTC)     | RTC enabled       |                            | 1.8 V    | 1.5     | 4.13  | 15.2     | 35.3                                         | 77.6      | 3.2   | 10    | 38                 | 88         | 194    | Ś     |
|          |                   | RTC clocked by LSE         | 2.4 V    | 1.63    | 4.33  | 15.6     | 36                                           | 79.6      | 3.4   | 11    | 39                 | 06         | 199    |       |
|          |                   | 32768Hz,LCD disabled       | 3 V      | 1.79    | 4.55  | 16.1     | 37                                           | 81.8      | 3.6   | 11    | 40                 | 93         | 205    |       |
|          |                   |                            | 3.6 V    | 2.04    | 4.9   | 16.8     | 38.7                                         | 85.6      | 3.9   | 12    | 42                 | 97         | 214    |       |
|          |                   | RTC clocked by LSF         | 1.8 V    | 1.43    | 3.99  | 14.7     | 35                                           | I         | 3.2   | 10    | 37                 | 88         | I      |       |
|          |                   | quartz <sup>(4)</sup>      | 2.4 V    | 1.54    | 4.11  | 15       | 35.8                                         | ı         | 3.3   | 10    | 38                 | 06         | I      |       |
|          |                   | in low drive mode,         | 3 V      | 1.67    | 4.29  | 15.5     | 36.7                                         | ı         | 3.4   | 11    | 39                 | 92         | I      |       |
|          |                   |                            | 3.6 V    | 1.87    | 4.57  | 16.2     | 38.3                                         |           | 3.7   | 11    | 41                 | 96         |        |       |

132/258

DocID025977 Rev 6



96

4

3.7

38.3

16.2

4.57

1.87

3.6 V

|                                                |                                                        | Table 45. Current consumption in Stop 2 mode (continued)                                                                                     | rent c          | onsum     | iption i   | n Stop 2   | 2 mode        | continu      | (pər                  |       |                    |               |        |
|------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|------------|------------|---------------|--------------|-----------------------|-------|--------------------|---------------|--------|
|                                                | Daramatar                                              | Conditions                                                                                                                                   |                 |           |            | ТҮР        |               |              |                       |       | MAX <sup>(1)</sup> |               | ll nit |
| oguido.                                        |                                                        | •                                                                                                                                            | ۷ <sub>DD</sub> | 25 °C     | 55 °C      | 85 °C      | 105 °C 125 °C | 125 °C       | 25 °C                 | 55 °C | 85 °C              | 105 °C 125 °C |        |
|                                                |                                                        | Wakeup clock is<br>MSI = 48 MHz,<br>voltage Range 1.<br>See <sup>(5)</sup>                                                                   | 3 V             | 1.9       | -          | T          | ı             | ı            |                       |       |                    |               |        |
| I <sub>DD_ALL</sub><br>(wakeup from<br>Stop 2) | Supply current<br>during wakeup<br>from Stop 2<br>mode | Wakeup clock is<br>MSI = 4 MHz,<br>voltage Range 2.<br>See <sup>(5)</sup>                                                                    | 3 <             | 2.24      | ı          | I          | I             | I            |                       |       | ı                  |               | mA     |
|                                                |                                                        | Wakeup clock is<br>HSI16 = 16 MHz,<br>voltage Range 1.<br>See <sup>(5)</sup> .                                                               | 3 V             | 2.1       | 1          | ı          | I             | ı            |                       |       |                    |               |        |
| teed by                                        | characterization rea                                   | <ol> <li>Guaranteed by characterization results, unless otherwise specified.</li> </ol>                                                      | fied.           |           |            | _          |               |              |                       |       |                    |               |        |
| Iteed by                                       | 2. Guaranteed by test in production.                   |                                                                                                                                              |                 |           |            |            |               |              |                       |       |                    |               |        |
| abled v                                        | vith external voltage                                  | 3. LCD enabled with external voltage source. Consumption from VLCD excluded. Refer to LCD controller characteristics for I <sub>VLCD</sub> . | /LCD ex         | cluded. F | Refer to L | .CD contro | ller charad   | teristics fo | or l <sub>VLCD.</sub> |       |                    |               |        |

STM32L486xx

<del>ა. 4</del>. ი

Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 52: Low-power mode wakeup timings. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

|                                    | ti ci l            |                 |       |       |                | <b>V</b>  | ç        |                        |            |       |       |       |          |                |       |       |                        | Ā           | ç     |                |             |       |       |                                                |                |       |
|------------------------------------|--------------------|-----------------|-------|-------|----------------|-----------|----------|------------------------|------------|-------|-------|-------|----------|----------------|-------|-------|------------------------|-------------|-------|----------------|-------------|-------|-------|------------------------------------------------|----------------|-------|
|                                    |                    | 125 °C          | 1093  | 1098  | 1105           | 1118      | 1153     | 1158                   | 1163       | 1178  | 1098  | 1103  | 1110     | 1123           | 1168  | 1175  | 1185                   | 1200        | 1100  | 1108           | 1115        | 1128  | I     | I                                              | ı              | ı     |
|                                    |                    | 105 °C          | 520   | 523   | 525            | 530       | 548      | 550                    | 553        | 558   | 523   | 525   | 530      | 535            | 558   | 563   | 565                    | 573         | 525   | 528            | 530         | 538   | 521   | 523                                            | 526            | 531   |
|                                    | MAX <sup>(1)</sup> | ℃°58            | 232   | 232   | 233            | 235       | 243      | 244                    | 244        | 247   | 233   | 234   | 236      | 238            | 248   | 249   | 250                    | 255         | 234   | 236            | 238         | 240   | 233   | 233                                            | 234            | 235   |
|                                    |                    | 55 °C           | 62    | 62    | 62             | 63        | 63       | 64                     | 64         | 65    | 63    | 63    | 64       | 64             | 65    | 66    | 67                     | 67          | 63    | 63             | 64          | 65    | 63    | 63                                             | 63             | 64    |
|                                    |                    | 25 °C           | 16    | 17    | 17             | 17        | 18       | 18                     | 18         | 18    | 17    | 18    | 18       | 18             | 18    | 18    | 18                     | 19          | 17    | 18             | 18          | 20    | 17    | 17                                             | 18             | 18    |
| ae                                 |                    | 125 °C          | 437   | 439   | 442            | 447       | 461      | 463                    | 465        | 471   | 439   | 441   | 444      | 449            | 467   | 470   | 474                    | 480         | 440   | 443            | 446         | 451   | I     | ı                                              | ı              | ı     |
| om r d                             |                    | 105 °C          | 208   | 209   | 210            | 212       | 219      | 220                    | 221        | 223   | 209   | 210   | 212      | 214            | 223   | 225   | 226                    | 229         | 210   | 211            | 212         | 215   | 208.3 | 209.3                                          | 210.3          | 212.3 |
|                                    | ТҮР                | 85 °C           | 92.7  | 92.9  | 93.3           | 93.8      | 97.2     | 97.5                   | 97.7       | 98.7  | 93.1  | 93.7  | 94.2     | 95.2           | 0.06  | 9.66  | 100.0                  | 102.0       | 93.4  | 94.2           | 95.0        | 96.1  | 93.0  | 93.2                                           | 93.6           | 94.1  |
| Current consumption in stop 1 mode |                    | 55 °C           | 24.7  | 24.8  | 24.9           | 25.1      | 25.2     | 25.4                   | 25.7       | 26.1  | 25.0  | 25.2  | 25.4     | 25.7           | 26.1  | 26.3  | 26.6                   | 26.9        | 25.2  | 25.3           | 25.7        | 26.0  | 25.0  | 25.1                                           | 25.2           | 25.4  |
| const                              |                    | 25 °C           | 6.59  | 6.65  | 6.65           | 6.70      | 7.00     | 7.14                   | 7.24       | 7.36  | 6.88  | 7.02  | 7.12     | 7.25           | 7.01  | 7.14  | 7.31                   | 7.41        | 6.91  | 7.04           | 7.19        | 7.97  | 6.85  | 6.94                                           | 7.10           | 7.34  |
| Curren                             |                    | V <sub>DD</sub> | 1.8 V | 2.4 V | 3 V            | 3.6 V     | 1.8 V    | 2.4 V                  | 3 V        | 3.6 V | 1.8 V | 2.4 V | 3 V      | 3.6 V          | 1.8 V | 2.4 V | 3 V                    | 3.6 V       | 1.8 V | 2.4 V          | 3 V         | 3.6 V | 1.8 V | 2.4 V                                          | 3 V            | 3.6 V |
| l able 40.                         | Conditions         | -               |       | LCD   | disabled       |           | LCD      | enabled <sup>(2)</sup> | clocked by | ע     |       | LCD   | disabled |                |       | LCD   | enabled <sup>(2)</sup> | •           |       | LCD            | disabled    |       |       | LCD                                            | disabled       |       |
|                                    | Con                | •               |       |       | I              |           |          |                        | I          |       |       |       |          | RTC clocked by | LSI   |       |                        |             |       | RIC clocked by | at 32768 Hz |       |       | KTC clocked by<br>LSE duartz <sup>(3)</sup> in | low drive mode |       |
|                                    | Daramotor          |                 |       |       | Supply current | in Stop 1 | mode,    | KIC disabled           |            |       |       |       |          |                |       |       | Supply current         | in stop 1   | mode, | KIC enabled    |             |       |       |                                                |                |       |
|                                    | Sumbol             | odili (c        |       |       |                | IDD ALL   | (Stop 1) |                        |            |       |       |       |          |                |       |       |                        | Cton 1 with | RTC)  |                |             |       |       |                                                |                |       |

**Electrical characteristics** 

134/258

DocID025977 Rev 6



STM32L486xx

|                                              | MAX <sup>(1)</sup> | 25 °C 55 °C 85 °C 105 °C 125 °C 25 °C 55 °C 85 °C 105 °C 125 °C <sup>7</sup> | 426 773 1461 | 431 778 1468 <sup>A</sup> | 433 783 1476 <sup>Jun</sup> | 438 791 <sup>(2)</sup> 1488 |                                                                                         |                                      |
|----------------------------------------------|--------------------|------------------------------------------------------------------------------|--------------|---------------------------|-----------------------------|-----------------------------|-----------------------------------------------------------------------------------------|--------------------------------------|
|                                              | 2                  | 55 °C 8                                                                      | 213          | 218                       | 221                         | 226                         |                                                                                         |                                      |
| ode                                          |                    | 25 °C                                                                        | 153          | 158                       | 161                         | 166                         |                                                                                         |                                      |
| top 0 m                                      |                    | 125 °C                                                                       | 631          | 634                       | 637                         | 642                         |                                                                                         |                                      |
| on in St                                     |                    | 105 °C                                                                       | 356          | 358                       | 360                         | 363                         |                                                                                         |                                      |
| sumpti                                       | ТҮР                | <b>℃</b> 35                                                                  | 217          | 219                       | 220                         | 222                         |                                                                                         |                                      |
| ent con                                      |                    | 55 °C                                                                        | 132          | 134                       | 135                         | 137                         | ъ.                                                                                      |                                      |
| 7. Curre                                     |                    | 25 °C                                                                        | 108          | 110                       | 111                         | 113                         | e specifie                                                                              |                                      |
| Table 47. Current consumption in Stop 0 mode | Conditions         | V <sub>DD</sub>                                                              | 1.8 V        | 2.4 V                     | 3 V                         | 3.6 V                       | <ol> <li>Guaranteed by characterization results, unless otherwise specified.</li> </ol> | ion.                                 |
|                                              | rotomered          |                                                                              | Supply       | current in                | Stop 0 mode,                | KI C disabled               | I by characterizatic                                                                    | 2. Guaranteed by test in production. |
|                                              | Cumbol             | odillo                                                                       |              | IDD ALL                   | (Stop 0)                    |                             | 1. Guaranteeo                                                                           | 2. Guaranteed                        |



| mode          |
|---------------|
| Standby       |
| in            |
| t consumption |
| Current       |
| 48.           |
| Table ,       |

|                                               | ti d               |                 |       |       |                         | An                         |            |                  |          |       |       |                        |                      | <     | 5     |                          |                              |              |           |                           |                     | <     | <u>c</u> |                    |                                         |       |
|-----------------------------------------------|--------------------|-----------------|-------|-------|-------------------------|----------------------------|------------|------------------|----------|-------|-------|------------------------|----------------------|-------|-------|--------------------------|------------------------------|--------------|-----------|---------------------------|---------------------|-------|----------|--------------------|-----------------------------------------|-------|
|                                               |                    | 125 °C          | 26838 | 31128 | 35728                   | 43748                      | ı          | ı                | I        | ı     | 27537 | 31986                  | 36815                | 45184 | I     | ı                        | I                            | ı            | 1         | I                         | I                   | I     | I        | ı                  | ı                                       | ı     |
|                                               |                    | 105 °C          | 10365 | 12070 | 13973                   | 17320<br>(2)               | ı          | ı                | 1        | ı     | 10867 | 12694                  | 14729                | 18275 | 1     | ı                        | 1                            | ı            | 1         | 1                         | 1                   | 1     | ı        | 1                  | I                                       | ı     |
|                                               | MAX <sup>(1)</sup> | 85 °C           | 3850  | 4488  | 5185                    | 6520                       |            |                  | ı        |       | 4250  | 4986                   | 5815                 | 7294  | ı     | ı                        | ı                            | ı            | ı         | ı                         | ı                   | ı     | ı        | ı                  | ı                                       | 1     |
|                                               |                    | 55 °C           | 888   | 1018  | 1215                    | 1545                       |            |                  | ı        |       | 1207  | 1436                   | 1727                 | 2176  | ı     | ı                        | ı                            | ı            | ı         | ı                         | ı                   | ı     | ı        | ı                  | -                                       | ı     |
|                                               |                    | 25 °C           | 176   | 223   | 263                     | 383                        | ı          | ı                | ı        | ı     | 491   | 614                    | 770                  | 1012  | ı     | ı                        | ı                            | ı            | ı         | ı                         | ı                   | ı     | ,        | ı                  | ı                                       |       |
| node                                          |                    | 125 °C          | 10735 | 12451 | 14291                   | 17499                      |            |                  | ı        |       | 11318 | 13166                  | 15197                | 18696 | ı     | ı                        | ı                            | ı            | 11009     | 12869                     | 14915               | 18221 | 11908    | 13689              | 15598                                   | 17947 |
| andby i                                       |                    | 105 °C          | 4146  | 4828  | 5589                    | 6928                       |            |                  | ı        |       | 4564  | 5348                   | 6219                 | 7724  | ı     | I                        | ı                            | I            | 4402      | 5202                      | 6095                | 7470  | 4479     | 5236               | 6103                                    | 7551  |
| on in St                                      | ТҮР                | 85 °C           | 1540  | 1795  | 2074                    | 2608                       |            |                  | ı        |       | 1873  | 2210                   | 2599                 | 3253  | ı     | ı                        | ı                            | ı            | 1747      | 2108                      | 2531                | 3115  | 1862     | 2193               | 2589                                    | 3235  |
| sumptic                                       |                    | 55 °C           | 355   | 407   | 486                     | 618                        |            |                  | ı        |       | 621   | 756                    | 913                  | 1144  | ı     | ı                        | ı                            | ı            | 527       | 671                       | 853                 | 1111  | 640      | 796                | 961                                     | 1226  |
| nt con                                        |                    | 25 °C           | 114   | 138   | 150                     | 198                        | 317        | 391              | 438      | 566   | 377   | 464                    | 572                  | 722   | 456   | 557                      | 663                          | 885          | 289       | 396                       | 528                 | 710   | 416      | 514                | 652                                     | 821   |
| . Curre                                       |                    | V <sub>DD</sub> | 1.8 V | 2.4 V | 3 V                     | 3.6 V                      | 1.8 V      | 2.4 V            | 3 V      | 3.6 V | 1.8 V | 2.4 V                  | 3 <                  | 3.6 V | 1.8 V | 2.4 V                    | 3 V                          | 3.6 V        | 1.8 V     | 2.4 V                     | 3 V                 | 3.6 V | 1.8 V    | 2.4 V              | 3 V                                     | 3.6 V |
| Table 48. Current consumption in Standby mode | Conditions         |                 |       |       | no independent watchdog |                            |            | with independent | watchdog |       |       | RTC clocked by LSI, no | independent watchdog |       |       | RTC clocked by LSI, with | independent watchdog         |              |           | RTC clocked by LSE        | bypassed at 32768Hz |       |          | RTC clocked by LSE | quartz <sup>(3)</sup> in low drive mode |       |
|                                               | Daramotor          |                 |       |       | Supply current          | in Standby<br>mode (backup | retained), | RTC disabled     |          |       |       |                        |                      |       |       |                          | Supply current<br>in Standhy | mode (backup | registers | retaineu),<br>RTC enabled |                     |       |          |                    |                                         |       |
|                                               | Cumbol             | odillioo        |       |       |                         |                            | (vullinu)  |                  |          |       |       |                        |                      |       |       |                          |                              | PDD_ALL      | with RTC) |                           |                     |       |          |                    |                                         |       |
|                                               | 5//                |                 |       |       |                         |                            |            |                  |          |       | D     | ocl[                   | 002                  | 597   | 7 Re  | ev 6                     |                              |              |           |                           |                     |       |          |                    |                                         |       |

STM32L486xx

137/258

| 1 Init             |              |                | ٥v             | 5                           |             | шA                                                      |                                                                                                          |                                                                                                                                       | ۶.                                                                                                                                                                                                                                           |                                                                                                                                                                                                        |            | Unit      |                 |                |                     | ΡU         |                            |
|--------------------|--------------|----------------|----------------|-----------------------------|-------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-----------------|----------------|---------------------|------------|----------------------------|
|                    | 125 °C       | 28033          | 28115          | 28333                       | 28350       |                                                         |                                                                                                          |                                                                                                                                       | <sub>\LL</sub> (Standt                                                                                                                                                                                                                       |                                                                                                                                                                                                        |            |           | 125 °C          | 22733          | 26183               | 30205      | 37965                      |
|                    | 105 °C       | 12980          | 13033          | 13053                       | 13075       |                                                         |                                                                                                          |                                                                                                                                       | e is: I <sub>DD_</sub>                                                                                                                                                                                                                       |                                                                                                                                                                                                        |            |           | 105 °C          | 8125           | 9495                | 11153      | 14223                      |
| MAX <sup>(1)</sup> | 85 °C        | 5733           | 5758           | 5765                        | 5770        |                                                         |                                                                                                          | ú.                                                                                                                                    | AM2 mod                                                                                                                                                                                                                                      | timings.                                                                                                                                                                                               | MAV(1)     |           | 85 °C           | 2775           | 3275                | 3885       | 5103                       |
|                    | 55 °C        | 1603           | 1613           | 1618                        | 1620        |                                                         |                                                                                                          | capacitor                                                                                                                             | C with SR                                                                                                                                                                                                                                    | le wakeup                                                                                                                                                                                              |            | -         | 55 °C           | 485            | 593                 | 733        | 1050                       |
|                    | 25 °C        | 588            | 593            | 593                         | 595         |                                                         |                                                                                                          | F loading                                                                                                                             | y with RT                                                                                                                                                                                                                                    | ower mod                                                                                                                                                                                               |            | -         | 25 °C           | 75             | 111                 | 160        | 280                        |
|                    | 125 °C       | 11213          | 11246          | 11333                       | 11327       | -                                                       |                                                                                                          | two 6.8 pl                                                                                                                            | in Standb                                                                                                                                                                                                                                    | 52: Low-po                                                                                                                                                                                             | 222        |           | 125 °C          | 9093           | 10473               | 12082      | 15186                      |
|                    | 105 °C       | 5192           | 5213           | 5221                        | 5200        | -                                                       |                                                                                                          | /NY) with                                                                                                                             | ly current                                                                                                                                                                                                                                   | l in <i>Table (</i>                                                                                                                                                                                    |            |           | 105 °C          | 3250           | 3798                | 4461       | 5689                       |
| TΥΡ                | 85 °C        | 2293           | 2303           | 2306                        | 2308        | 1                                                       |                                                                                                          | cturer JF/                                                                                                                            | The supp                                                                                                                                                                                                                                     | s specified                                                                                                                                                                                            |            |           | 85 °C           | 1110           | 1310                | 1554       | 2041                       |
|                    | 55 °C        | 641            | 645            | 647                         | 646         | I                                                       |                                                                                                          | 3, manufa                                                                                                                             | SRAM2).                                                                                                                                                                                                                                      | ip time as                                                                                                                                                                                             |            | •         | 55 °C           | 194            | 237                 | 293        | 420                        |
|                    | 25 °C        | 235            | 237            | 236                         | 235         | 1.7                                                     |                                                                                                          | Q-32.768                                                                                                                              | , Ipp_ALL                                                                                                                                                                                                                                    | al wakeu                                                                                                                                                                                               |            |           | 25 °C           | 29.8           | 44.3                | 64.1       | 112                        |
|                    | <pre> </pre> | 1.8 V          | 2.4 V          | 3 V                         | 3.6 V       | 3 <                                                     | fied.                                                                                                    | 306-G-06                                                                                                                              | andby) +                                                                                                                                                                                                                                     | or a typic<br>Curre                                                                                                                                                                                    | 2          |           | V <sub>DD</sub> | 1.8 V          | 2.4 V               | 3 V        | 3.6 V                      |
| Conditions         |              |                |                | 1                           |             | Wakeup clock is<br>MSI = 4 MHz.<br>See <sup>(5)</sup> . | Guaranteed by characterization results, unless otherwise specified.<br>Guaranteed by test in production. | Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. | The supply current in Standby with SRAM2 mode is: I <sub>DD_ALL</sub> (Standby) + I <sub>DD_ALL</sub> (SRAM2). The supply current in Standby with RTC with SRAM2 mode is: I <sub>DD_ALL</sub> (Standby + RTC) + I <sub>DD_ALL</sub> (SRAM2). | Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in <i>Table 52: Low-power mode wakeup timings</i> .<br>Table 40 Current consumntion in Shutdown mode | Conditiono |           | •               |                |                     |            |                            |
| Daramotor          |              | Supply current | to be added in | startuby mode<br>when SRAM2 | is retained | Supply current<br>during wakeup<br>from Standby<br>mode | Guaranteed by characterization r<br>Guaranteed by test in production.                                    | aracterization done                                                                                                                   | urrent in Standby v<br>ALL(SRAM2).                                                                                                                                                                                                           | code execution fro                                                                                                                                                                                     |            | Parameter |                 | Supply current | in Shutdown<br>mode | (backup    | registers<br>retained) RTC |
| Sumhol             |              |                |                | (SRAM2) <sup>(4)</sup>      |             | I <sub>DD_ALL</sub><br>(wakeup<br>from<br>Standby)      | Guaranteed I<br>Guaranteed I                                                                             | Based on ch                                                                                                                           |                                                                                                                                                                                                                                              | 5. Wakeup with                                                                                                                                                                                         |            | Svmbol    |                 |                |                     | (Shutdown) |                            |

DocID025977 Rev 6

|           | l nit              |                     |       |                    |                      | 4                | 5         |                    |         |       | ШA                                                       |
|-----------|--------------------|---------------------|-------|--------------------|----------------------|------------------|-----------|--------------------|---------|-------|----------------------------------------------------------|
|           |                    | 125 °C              | ı     | •                  | ı                    | ·                |           | •                  | ı       |       |                                                          |
|           |                    | 85 °C 105 °C 125 °C | -     | ı                  | ı                    | ı                | ı         | ı                  | ı       | -     | -                                                        |
|           | MAX <sup>(1)</sup> | 85 °C               | -     | ı                  | ı                    | I                |           | ı                  | ı       | -     | -                                                        |
|           |                    | 55 °C               | -     | ı                  | ı                    | ı                | ı         | ı                  | ı       | -     |                                                          |
| (nanii    |                    | 25 °C               | ı     |                    | ı                    | ı                | ·         |                    | ı       | •     |                                                          |
| ה (רטוונו |                    | 125 °C              | 2357  | 10825              | 12569                | 15706            | ı         | I                  | ı       | -     | I                                                        |
|           |                    | 105 °C 125 °C       | 3437  | 4056               | 4820                 | 6158             | 3460      | 4064               | 4795    | 6129  | -                                                        |
| onnic     | ТҮР                | 85 °C               | 1299  | 1577               | 1925                 | 2511             | 1408      | 1688               | 2025    | 2619  | -                                                        |
|           |                    | 55 °C               | 378   | 499                | 655                  | 888              | 499       | 634                | 791     | 1040  |                                                          |
| ndiinei   |                    | 25 °C               | 210   | 303                | 422                  | 584              | 329       | 431                | 554     | 729   | 0.6                                                      |
|           |                    | V <sub>DD</sub>     | 1.8 V | 2.4 V              | 3 V                  | 3.6 V            | 1.8 V     | 2.4 V              | 3 V     | 3.6 V | 3 V                                                      |
|           | Conditions         |                     |       | RTC clocked by LSE | bypassed at 32768 Hz |                  |           | RTC clocked by LSE | mode    |       | Wakeup clock is<br>MSI = 4 MHz.<br>See <sup>(3)</sup> .  |
|           | Darameter          |                     |       | Supply current     | in Shutdown          | mode<br>(hacking | registers | retained) RTC      | enabled |       | Supply current<br>during wakeup<br>from Shutdown<br>mode |
|           | Sumhol             |                     |       |                    |                      | IDD_ALL          | with RTC) |                    |         |       | I <sub>DD_ALL</sub><br>(wakeup from<br>Shutdown)         |

Table 49. Current consumption in Shutdown mode (continued)

Guaranteed by characterization results, unless otherwise specified.

Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. r,

Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 52: Low-power mode wakeup timings. с.

57

<del>. .</del>

|                                            | tin I              |                  |       |              |      |       |       | <               | 5                    |       |          |                 |                                         |       |                                                                        |
|--------------------------------------------|--------------------|------------------|-------|--------------|------|-------|-------|-----------------|----------------------|-------|----------|-----------------|-----------------------------------------|-------|------------------------------------------------------------------------|
|                                            |                    | 125 °C           | 4158  | 4710         | 5368 | 6220  | ı     | I               | ı                    | I     | ı        | ı               | ı                                       | ı     |                                                                        |
|                                            |                    | 105 °C           | 1468  | 1683         | 1938 | 2298  | ı     | I               | ı                    | I     | ı        | ı               | ı                                       | ı     |                                                                        |
|                                            | MAX <sup>(1)</sup> | 3° 28            | 490   | 565          | 660  | 808   | I     | I               | I                    | I     | I        | I               | I                                       | I     |                                                                        |
|                                            |                    | 55 °C            | 73    | 06           | 106  | 144   | I     | I               | ı                    | I     | ı        | ı               | ı                                       | ı     |                                                                        |
|                                            |                    | 25 °C            | 10.8  | 13.2         | 15.5 | 25.8  | ı     | ,               | ı                    | ,     | ı        | ı               | ı                                       | ı     |                                                                        |
| node                                       |                    | 125 °C           | 1663  | 1884         | 2147 | 2488  | ı     | ,               | ı                    | ,     | 1978     | 2289            | 2656                                    | 3115  |                                                                        |
| VBAT r                                     |                    | 105 °C           | 587   | 673          | 775  | 919   | 729   | 901             | 1075                 | 1299  | 915      | 1091            | 1301                                    | 1571  |                                                                        |
| otion in                                   | ТҮР                | 35 °C            | 196   | 226          | 264  | 323   | 367   | 486             | 602                  | 752   | 521      | 639             | 784                                     | 971   |                                                                        |
| lunsuu                                     |                    | 55 °C            | 29    | 36           | 42   | 58    | 201   | 295             | 412                  | 558   | 344      | 436             | 549                                     | 692   |                                                                        |
| rent cc                                    |                    | 25 °C            | 4     | 5.27         | 9    | 10    | 183   | 268             | 376                  | 508   | 302      | 388             | 494                                     | 630   |                                                                        |
| Table 50. Current consumption in VBAT mode |                    | V <sub>BAT</sub> | 1.8 V | 2.4 V        | 3 V  | 3.6 V | 1.8 V | 2.4 V           | 3 V                  | 3.6 V | 1.8 V    | 2.4 V           | 3 V                                     | 3.6 V | ecified.                                                               |
| Table                                      | Conditions         | ·                |       | DTC disabled |      |       |       | RTC enabled and | bypassed at 32768 Hz | ţ     |          | RTC enabled and | clocked by LOL<br>quartz <sup>(2)</sup> |       | esults, unless otherwise specified                                     |
|                                            | Daramotor          |                  |       |              |      |       |       | Backup domain   | supply current       |       | <u> </u> |                 |                                         |       | <ol> <li>Guaranteed by characterization results, unless oft</li> </ol> |
|                                            | Symbol             |                  |       |              |      |       |       |                 | DD_VBAT              |       |          |                 |                                         |       | 1. Guaranteed                                                          |

140/258

DocID025977 Rev 6

N

Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.



## I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 70: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

**Caution:** Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

## I/O dynamic current consumption

In addition to the internal peripheral current consumption measured previously (see *Table 51: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$

where

 ${\sf I}_{\sf SW}$  is the current sunk by a switching I/O to charge/discharge the capacitive load

V<sub>DDIOx</sub> is the I/O supply voltage

 $f_{\mbox{SW}}$  is the I/O switching frequency

C is the total capacitance seen by the I/O pin: C =  $C_{INT}$ +  $C_{EXT}$  +  $C_S$ 

C<sub>S</sub> is the PCB board capacitance including the pad pin.

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.



## **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 51*. The MCU is placed under the following conditions:

- All I/O pins are in Analog mode
- The given value is calculated by measuring the difference of the current consumptions:
  - when the peripheral is clocked on
  - when the peripheral is clocked off
- Ambient operating temperature and supply voltage conditions summarized in *Table 20: Voltage characteristics*
- The power consumption of the digital part of the on-chip peripherals is given in *Table 51*. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet.

|     | Peripheral                      | Range 1 | Range 2 | Low-power run<br>and sleep | Unit   |
|-----|---------------------------------|---------|---------|----------------------------|--------|
|     | Bus Matrix <sup>(1)</sup>       | 4.5     | 3.7     | 4.1                        | μΑ/MHz |
|     | ADC independent clock domain    | 0.4     | 0.1     | 0.2                        |        |
|     | ADC AHB clock domain            | 5.5     | 4.7     | 5.5                        |        |
|     | AES                             | 1.7     | 1.5     | 1.6                        |        |
|     | CRC                             | 0.4     | 0.2     | 0.3                        |        |
|     | DMA1                            | 1.4     | 1.3     | 1.4                        |        |
|     | DMA2                            | 1.5     | 1.3     | 1.4                        |        |
|     | FLASH                           | 6.2     | 5.2     | 5.8                        |        |
|     | FMC                             | 8.9     | 7.5     | 8.4                        |        |
|     | GPIOA <sup>(2)</sup>            | 4.8     | 3.8     | 4.4                        |        |
| AHB | GPIOB <sup>(2)</sup>            | 4.8     | 4.0     | 4.6                        |        |
|     | GPIOC <sup>(2)</sup>            | 4.5     | 3.8     | 4.3                        |        |
|     | GPIOD <sup>(2)</sup>            | 4.6     | 3.9     | 4.4                        |        |
|     | GPIOE <sup>(2)</sup>            | 5.2     | 4.5     | 4.9                        |        |
|     | GPIOF <sup>(2)</sup>            | 5.9     | 4.9     | 5.7                        |        |
|     | GPIOG <sup>(2)</sup>            | 4.3     | 3.8     | 4.2                        |        |
|     | GPIOH <sup>(2)</sup>            | 0.7     | 0.6     | 0.8                        |        |
|     | OTG_FS independent clock domain | 23.2    | N/A     | N/A                        |        |
|     | OTG_FS AHB clock domain         | 16.4    | N/A     | N/A                        |        |
|     | QUADSPI                         | 7.8     | 6.7     | 7.3                        |        |
|     | RNG independent clock domain    | 2.2     | N/A     | N/A                        |        |
|     | RNG AHB clock domain            | 0.6     | N/A     | N/A                        |        |
|     | SRAM1                           | 0.9     | 0.8     | 0.9                        |        |

#### Table 51. Peripheral current consumption

142/258

DocID025977 Rev 6



|      | Peripheral                        | Range 1 | Range 2 | Low-power run<br>and sleep | Unit   |
|------|-----------------------------------|---------|---------|----------------------------|--------|
| AHB  | SRAM2                             | 1.6     | 1.4     | 1.6                        | µA/MHz |
|      | TSC                               | 1.8     | 1.4     | 1.6                        |        |
|      | All AHB Peripherals               | 118.5   | 77.3    | 87.6                       |        |
|      | AHB to APB1 bridge <sup>(3)</sup> | 0.9     | 0.7     | 0.9                        | μA/MHz |
|      | CAN1                              | 4.6     | 4.0     | 4.4                        |        |
|      | DAC1                              | 2.4     | 1.9     | 2.2                        |        |
|      | I2C1 independent clock domain     | 3.7     | 3.1     | 3.2                        |        |
|      | I2C1 APB clock domain             | 1.3     | 1.1     | 1.5                        |        |
|      | I2C2 independent clock domain     | 3.7     | 3.0     | 3.2                        |        |
|      | I2C2 APB clock domain             | 1.4     | 1.1     | 1.5                        |        |
|      | I2C3 independent clock domain     | 2.9     | 2.3     | 2.5                        |        |
|      | I2C3 APB clock domain             | 0.9     | 0.9     | 1.1                        |        |
|      | LCD                               | 1.0     | 0.8     | 0.9                        |        |
|      | LPUART1 independent clock domain  | 2.1     | 1.6     | 2.0                        |        |
|      | LPUART1 APB clock domain          | 0.6     | 0.6     | 0.6                        |        |
|      | LPTIM1 independent clock domain   | 3.3     | 2.6     | 2.9                        |        |
|      | LPTIM1 APB clock domain           | 0.9     | 0.8     | 1.0                        |        |
| APB1 | LPTIM2 independent clock domain   | 3.1     | 2.7     | 2.9                        |        |
|      | LPTIM2 APB clock domain           | 0.8     | 0.6     | 0.7                        |        |
|      | OPAMP                             | 0.4     | 0.4     | 0.3                        |        |
|      | PWR                               | 0.5     | 0.5     | 0.4                        |        |
|      | SPI2                              | 1.8     | 1.6     | 1.6                        |        |
|      | SPI3                              | 2.1     | 1.7     | 1.8                        |        |
|      | SWPMI1 independent clock domain   | 2.3     | 1.8     | 2.2                        |        |
|      | SWPMI1 APB clock domain           | 1.1     | 1.1     | 1.0                        |        |
|      | TIM2                              | 6.8     | 5.7     | 6.3                        |        |
|      | TIM3                              | 5.4     | 4.6     | 5.0                        |        |
|      | TIM4                              | 5.2     | 4.4     | 4.9                        |        |
|      | TIM5                              | 6.5     | 5.5     | 6.1                        |        |
|      | TIM6                              | 1.1     | 1.0     | 1.0                        |        |
|      | TIM7                              | 1.1     | 0.9     | 1.0                        |        |

Table 51. Peripheral current consumption (continued)



|      | Peripheral                        | Range 1 | Range 2 | Low-power run<br>and sleep | Unit   |
|------|-----------------------------------|---------|---------|----------------------------|--------|
| APB1 | USART2 independent clock domain   | 4.1     | 3.6     | 3.8                        |        |
|      | USART2 APB clock domain           | 1.4     | 1.1     | 1.5                        |        |
|      | USART3 independent clock domain   | 4.7     | 4.1     | 4.2                        |        |
|      | USART3 APB clock domain           | 1.5     | 1.3     | 1.7                        |        |
|      | UART4 independent clock domain    | 3.9     | 3.2     | 3.5                        |        |
|      | UART4 APB clock domain            | 1.5     | 1.3     | 1.6                        |        |
|      | UART5 independent clock domain    | 3.9     | 3.2     | 3.5                        |        |
|      | UART5 APB clock domain            | 1.3     | 1.2     | 1.4                        |        |
|      | WWDG                              | 0.5     | 0.5     | 0.5                        |        |
|      | All APB1 on                       | 84.2    | 70.7    | 80.2                       |        |
|      | AHB to APB2 bridge <sup>(4)</sup> | 1.0     | 0.9     | 0.9                        | μA/MHz |
|      | DFSDM1                            | 5.6     | 4.6     | 5.3                        |        |
|      | FW                                | 0.7     | 0.5     | 0.7                        |        |
|      | SAI1 independent clock domain     | 2.6     | 2.1     | 2.3                        |        |
|      | SAI1 APB clock domain             | 2.1     | 1.8     | 2.0                        |        |
|      | SAI2 independent clock domain     | 3.3     | 2.7     | 3.0                        |        |
|      | SAI2 APB clock domain             | 2.4     | 2.1     | 2.2                        |        |
|      | SDMMC1 independent clock domain   | 4.7     | 3.9     | 4.2                        |        |
|      | SDMMC1 APB clock domain           | 2.5     | 1.9     | 2.1                        |        |
| APB2 | SPI1                              | 2.0     | 1.6     | 1.9                        |        |
|      | SYSCFG/VREFBUF/COMP               | 0.6     | 0.4     | 0.5                        |        |
|      | TIM1                              | 8.3     | 6.9     | 7.9                        |        |
|      | TIM8                              | 8.6     | 7.1     | 8.1                        |        |
|      | TIM15                             | 4.1     | 3.4     | 3.9                        |        |
|      | TIM16                             | 3.0     | 2.5     | 2.9                        |        |
|      | TIM17                             | 3.0     | 2.4     | 2.9                        |        |
|      | USART1 independent clock domain   | 4.9     | 4.0     | 4.4                        |        |
|      | USART1 APB clock domain           | 1.5     | 1.3     | 1.7                        |        |
|      | All APB2 on                       | 56.8    | 43.3    | 48.2                       |        |
| ALL  |                                   | 256.8   | 189.6   | 215.5                      |        |

Table 51. Peripheral current consumption (continued)

144/258

DocID025977 Rev 6



- 1. The BusMatrix is automatically active when at least one master is ON (CPU, DMA).
- 2. The GPIOx (x= A...H) dynamic current consumption is approximately divided by a factor two versus this table values when the GPIO port is locked thanks to LCKK and LCKy bits in the GPIOx\_LCKR register. In order to save the full GPIOx current consumption, the GPIOx clock should be disabled in the RCC when all port I/Os are used in alternate function or analog mode (clock is only required to read or write into GPIO registers, and is not used in AF or analog modes).
- 3. The AHB to APB1 Bridge is automatically active when at least one peripheral is ON on the APB1.
- 4. The AHB to APB2 Bridge is automatically active when at least one peripheral is ON on the APB2.

The consumption for the peripherals when using SMPS can be found using STM32CubeMX PCC tool.

# 6.3.6 Wakeup time from low-power modes and voltage scaling transition times

The wakeup times given in *Table 52* are the latency between the event and the execution of the first user instruction.

The device goes in low-power mode after the WFE (Wait For Event) instruction.

| Symbol                 | Parameter                                                           | -               | Conditions                                                                          | Тур | Мах          | Unit          |
|------------------------|---------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------|-----|--------------|---------------|
| t <sub>WUSLEEP</sub>   | Wakeup time from Sleep<br>mode to Run mode                          |                 | -                                                                                   | 6   | 6            | Nb of         |
| t <sub>WULPSLEEP</sub> | Wakeup time from Low-<br>power sleep mode to Low-<br>power run mode | low-power sleep | with Flash in power-down during<br>mode (SLEEP_PD=1 in<br>nd with clock MSI = 2 MHz | 6   | 9.3          | CPU<br>cycles |
| Woke up time fr        |                                                                     | Range 1         | Wakeup clock MSI = 48 MHz                                                           | 5.6 | 10.9         |               |
|                        | Wake up time from Stop 0<br>mode to Run mode in Flash               | Range           | Wakeup clock HSI16 = 16 MHz                                                         | 4.7 | 10.4         |               |
|                        |                                                                     | Range 2         | Wakeup clock MSI = 24 MHz                                                           | 5.7 | 11.1<br>10.5 |               |
|                        |                                                                     |                 | Wakeup clock HSI16 = 16 MHz                                                         | 4.5 |              |               |
| +                      |                                                                     |                 | Wakeup clock MSI = 4 MHz                                                            | 6.6 | 14.2         |               |
| <sup>t</sup> WUSTOP0   |                                                                     | Dance 1         | Wakeup clock MSI = 48 MHz                                                           | 0.7 | 2.05         | μs            |
|                        | Wake up time from Stop 0                                            | Range 1         | Wakeup clock HSI16 = 16 MHz                                                         | 1.7 | 2.8          |               |
|                        | mode to Run mode in                                                 |                 | Wakeup clock MSI = 24 MHz                                                           | 0.8 | 2.72         |               |
|                        | SRAM1                                                               | Range 2         | Wakeup clock HSI16 = 16 MHz                                                         | 1.7 | 2.8          |               |
|                        |                                                                     |                 | Wakeup clock MSI = 4 MHz                                                            | 2.4 | 11.32        |               |

#### Table 52. Low-power mode wakeup timings<sup>(1)</sup>



| Symbol               | Parameter                                                          |                            | Conditions                  | Тур  | Max   | Unit |
|----------------------|--------------------------------------------------------------------|----------------------------|-----------------------------|------|-------|------|
|                      |                                                                    | Danas 4                    | Wakeup clock MSI = 48 MHz   | 6.2  | 10.2  |      |
|                      |                                                                    | Range 1                    | Wakeup clock HSI16 = 16 MHz | 6.3  | 8.99  |      |
|                      | Wake up time from Stop 1<br>mode to Run mode in Flash              |                            | Wakeup clock MSI = 24 MHz   | 6.3  | 10.46 |      |
|                      |                                                                    | Range 2                    | Wakeup clock HSI16 = 16 MHz | 6.3  | 8.87  |      |
|                      |                                                                    |                            | Wakeup clock MSI = 4 MHz    | 8.0  | 13.23 |      |
|                      | Range 1                                                            |                            | Wakeup clock MSI = 48 MHz   | 4.5  | 5.78  |      |
|                      | Wake up time from Stop 1                                           | Range                      | Wakeup clock HSI16 = 16 MHz | 5.5  | 7.1   |      |
| t <sub>WUSTOP1</sub> | mode to Run mode in                                                |                            | Wakeup clock MSI = 24 MHz   | 5.0  | 6.5   | μs   |
|                      | SRAM1                                                              | Range 2                    | Wakeup clock HSI16 = 16 MHz | 5.5  | 7.1   |      |
|                      |                                                                    |                            | Wakeup clock MSI = 4 MHz    | 8.2  | 13.5  |      |
|                      | Wake up time from Stop 1<br>mode to Low-power run<br>mode in Flash | Regulator in<br>low-power  | Wekeup deek MSL = 2 MLIz    | 12.7 | 20    |      |
|                      |                                                                    | mode (LPR=1 in<br>PWR_CR1) | Wakeup clock MSI = 2 MHz    | 10.7 | 21.5  |      |
|                      |                                                                    | Danas 4                    | Wakeup clock MSI = 48 MHz   | 8.0  | 9.4   |      |
|                      |                                                                    | Range 1                    | Wakeup clock HSI16 = 16 MHz | 7.3  | 9.3   |      |
|                      | Wake up time from Stop 2<br>mode to Run mode in Flash              |                            | Wakeup clock MSI = 24 MHz   | 8.2  | 9.9   | -    |
|                      |                                                                    | Range 2                    | Wakeup clock HSI16 = 16 MHz | 7.3  | 9.3   |      |
| +                    |                                                                    |                            | Wakeup clock MSI = 4 MHz    | 10.6 | 15.8  |      |
| t <sub>WUSTOP2</sub> |                                                                    | Dance 1                    | Wakeup clock MSI = 48 MHz   | 5.1  | 6.7   | μs   |
|                      | Wake up time from Stop 2                                           | Range 1                    | Wakeup clock HSI16 = 16 MHz | 5.7  | 8     |      |
|                      | mode to Run mode in                                                |                            | Wakeup clock MSI = 24 MHz   | 5.5  | 6.65  |      |
|                      | SRAM1                                                              | Range 2                    | Wakeup clock HSI16 = 16 MHz | 5.7  | 7.53  |      |
|                      |                                                                    |                            | Wakeup clock MSI = 4 MHz    | 8.2  | 16.6  |      |
| +                    | Wakeup time from Standby                                           | Range 1                    | Wakeup clock MSI = 8 MHz    | 14.3 | 20.8  |      |
| twustby              | mode to Run mode                                                   | Range                      | Wakeup clock MSI = 4 MHz    | 20.1 | 35.5  | μs   |
| t <sub>WUSTBY</sub>  | Wakeup time from Standby                                           | Range 1                    | Wakeup clock MSI = 8 MHz    | 14.3 | 24.3  | 116  |
| SRAM2                | with SRAM2 to Run mode                                             | Trange 1                   | Wakeup clock MSI = 4 MHz    | 20.1 | 38.5  | μs   |
| t <sub>WUSHDN</sub>  | Wakeup time from<br>Shutdown mode to Run<br>mode                   | Range 1                    | Wakeup clock MSI = 4 MHz    | 256  | 330.6 | μs   |

 Table 52. Low-power mode wakeup timings<sup>(1)</sup> (continued)

1. Guaranteed by characterization results.



| Symbol               | Parameter                                                                       | Conditions               | Тур | Max | Unit |
|----------------------|---------------------------------------------------------------------------------|--------------------------|-----|-----|------|
| t <sub>WULPRUN</sub> | Wakeup time from Low-power run mode to Run mode <sup>(2)</sup>                  | Code run with MSI 2 MHz  | 5   | 7   | 116  |
| t <sub>VOST</sub>    | Regulator transition time from Range 2 to Range 1 or Range 1 to Range $2^{(3)}$ | Code run with MSI 24 MHz | 20  | 40  | μs   |

Table 53. Regulator modes transition times<sup>(1)</sup>

1. Guaranteed by characterization results.

2. Time until REGLPF flag is cleared in PWR\_SR2.

3. Time until VOSF flag is cleared in PWR\_SR2.

#### Table 54. Wakeup time using USART/LPUART<sup>(1)</sup>

| Symbol                                        | Parameter                                                                                                         | Conditions    | Тур | Max | Unit |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------|-----|-----|------|
|                                               | Wakeup time needed to calculate the                                                                               | Stop mode 0   | -   | 1.7 |      |
| <sup>t</sup> wuusart<br><sup>t</sup> wulpuart | maximum USART/LPUART baudrate<br>allowing to wakeup up from stop mode<br>when USART/LPUART clock source is<br>HSI | Stop mode 1/2 | -   | 8.5 | μs   |

1. Guaranteed by design.

# 6.3.7 External clock source characteristics

### High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 19: High-speed external clock source AC timing diagram*.

| Symbol               | Parameter                            | Conditions                 | Min                    | Тур | Мах                    | Unit |
|----------------------|--------------------------------------|----------------------------|------------------------|-----|------------------------|------|
| fun                  | User external clock source frequency | Voltage scaling<br>Range 1 | -                      | 8   | 48                     | MHz  |
| f <sub>HSE_ext</sub> |                                      | Voltage scaling<br>Range 2 | -                      | 8   | 26                     |      |
| V <sub>HSEH</sub>    | OSC_IN input pin high level voltage  | -                          | $0.7 V_{\text{DDIOx}}$ | -   | V <sub>DDIOx</sub>     | V    |
| V <sub>HSEL</sub>    | OSC_IN input pin low level voltage   | -                          | V <sub>SS</sub>        | -   | 0.3 V <sub>DDIOx</sub> | v    |
| t <sub>w(HSEH)</sub> | OSC IN high or low time              | Voltage scaling<br>Range 1 | 7                      | -   | -                      | 5    |
| t <sub>w(HSEL)</sub> | OSC_IN high or low time              | Voltage scaling<br>Range 2 | 18                     | -   | -                      | ns   |

### Table 55. High-speed external user clock characteristics<sup>(1)</sup>





#### Figure 19. High-speed external clock source AC timing diagram

### Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO.

The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 20*.

| Symbol                                       | Parameter                             | Conditions | Min                    | Тур    | Мах                    | Unit |  |
|----------------------------------------------|---------------------------------------|------------|------------------------|--------|------------------------|------|--|
| f <sub>LSE_ext</sub>                         | User external clock source frequency  | -          | -                      | 32.768 | 1000                   | kHz  |  |
| V <sub>LSEH</sub>                            | OSC32_IN input pin high level voltage | -          | $0.7 V_{\text{DDIOx}}$ | -      | V <sub>DDIOx</sub>     | V    |  |
| V <sub>LSEL</sub>                            | OSC32_IN input pin low level voltage  | -          | V <sub>SS</sub>        | -      | 0.3 V <sub>DDIOx</sub> | v    |  |
| t <sub>w(LSEH)</sub><br>t <sub>w(LSEL)</sub> | OSC32_IN high or low time             | -          | 250                    | -      | -                      | ns   |  |

 Table 56. Low-speed external user clock characteristics<sup>(1)</sup>





#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 57*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                  | Parameter                                 | Conditions <sup>(2)</sup>                                 | Min | Тур  | Мах | Unit |
|-------------------------|-------------------------------------------|-----------------------------------------------------------|-----|------|-----|------|
| f <sub>OSC_IN</sub>     | Oscillator frequency                      | -                                                         | 4   | 8    | 48  | MHz  |
| R <sub>F</sub>          | Feedback resistor                         | -                                                         | -   | 200  | -   | kΩ   |
|                         |                                           | During startup <sup>(3)</sup>                             | -   | -    | 5.5 |      |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@8 MHz  | -   | 0.44 | -   |      |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 45 Ω,<br>CL = 10 pF@8 MHz  | -   | 0.45 | -   |      |
| I <sub>DD(HSE)</sub>    | HSE current consumption                   | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 5 pF@48 MHz  | -   | 0.68 | -   | mA   |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@48 MHz | -   | 0.94 | -   |      |
|                         |                                           | V <sub>DD</sub> = 3 V,<br>Rm = 30 Ω,<br>CL = 20 pF@48 MHz | -   | 1.77 | -   |      |
| G <sub>m</sub>          | Maximum critical crystal transconductance | Startup                                                   | -   | -    | 1.5 | mA/V |
| $t_{\rm SU(HSE)}^{(4)}$ | Startup time                              | V <sub>DD</sub> is stabilized                             | -   | 2    | -   | ms   |

|  | Table 57. | HSE | oscillator | characteristics <sup>(1)</sup> |
|--|-----------|-----|------------|--------------------------------|
|--|-----------|-----|------------|--------------------------------|

1. Guaranteed by design.

2. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

3. This consumption level occurs during the first 2/3 of the  $t_{SU(\text{HSE})}$  startup time

4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 21*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .



*Note:* For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website <u>www.st.com</u>.



Figure 21. Typical application with an 8 MHz crystal

1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 58*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                  | Parameter                                        | Conditions <sup>(2)</sup>                        | Min | Тур | Max  | Unit   |  |
|-------------------------|--------------------------------------------------|--------------------------------------------------|-----|-----|------|--------|--|
|                         |                                                  | LSEDRV[1:0] = 00<br>Low drive capability         | -   | 250 | -    |        |  |
| 1                       |                                                  | LSEDRV[1:0] = 01<br>Medium low drive capability  | -   | 315 | -    |        |  |
|                         | LSEDRV[1:0] = 10<br>Medium high drive capability | -                                                | 500 | -   | nA   |        |  |
|                         |                                                  | LSEDRV[1:0] = 11<br>High drive capability        | -   | 630 | -    |        |  |
|                         |                                                  | LSEDRV[1:0] = 00<br>Low drive capability         | -   | -   | 0.5  |        |  |
| Cm                      | Maximum critical crystal                         | LSEDRV[1:0] = 01<br>Medium low drive capability  | -   | -   | 0.75 |        |  |
| Gm <sub>critmax</sub>   | gm                                               | LSEDRV[1:0] = 10<br>Medium high drive capability | -   | -   | 1.7  | – μΑ/V |  |
|                         |                                                  | LSEDRV[1:0] = 11<br>High drive capability        | -   | -   | 2.7  |        |  |
| $t_{\rm SU(LSE)}^{(3)}$ | Startup time                                     | V <sub>DD</sub> is stabilized                    | -   | 2   | -    | s      |  |

| Table 58. LSE oscillator characteristics (1 | f <sub>LSE</sub> = 32.768 kHz) <sup>(1)</sup> |
|---------------------------------------------|-----------------------------------------------|
|---------------------------------------------|-----------------------------------------------|

150/258

DocID025977 Rev 6



- 1. Guaranteed by design.
- Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".
- t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 22. Typical application with a 32.768 kHz crystal

*Note:* An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.



# 6.3.8 Internal clock source characteristics

The parameters given in *Table 59* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. The provided curves are characterization results, not tested in production.

### High-speed internal (HSI16) RC oscillator

| Symbol                                   | Parameter                                                | Conditions                                    | Min   | Тур | Мах   | Unit |
|------------------------------------------|----------------------------------------------------------|-----------------------------------------------|-------|-----|-------|------|
| f <sub>HSI16</sub>                       | HSI16 Frequency                                          | V <sub>DD</sub> =3.0 V, T <sub>A</sub> =30 °C | 15.88 | -   | 16.08 | MHz  |
| TRIM HSI16 user trimming step            |                                                          | Trimming code is not a multiple of 64         | 0.2   | 0.3 | 0.4   | %    |
|                                          | HSI to user trimming step                                | Trimming code is a multiple of 64             | -4    | -6  | -8    | 70   |
| DuCy(HSI16) <sup>(2)</sup>               | Duty Cycle                                               | -                                             | 45    | -   | 55    | %    |
| A (USI16)                                | HSI16 oscillator frequency                               | T <sub>A</sub> = 0 to 85 °C                   | -1    | -   | 1     | %    |
| ∆ <sub>Temp</sub> (HSI16)                | drift over temperature                                   | T <sub>A</sub> = -40 to 125 °C                | -2    | -   | 1.5   | %    |
| ∆ <sub>VDD</sub> (HSI16)                 | HSI16 oscillator frequency<br>drift over V <sub>DD</sub> | V <sub>DD</sub> =1.62 V to 3.6 V              | -0.1  | -   | 0.05  | %    |
| t <sub>su</sub> (HSI16) <sup>(2)</sup>   | HSI16 oscillator start-up time                           | -                                             | -     | 0.8 | 1.2   | μs   |
| t <sub>stab</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator<br>stabilization time                   | -                                             | -     | 3   | 5     | μs   |
| I <sub>DD</sub> (HSI16) <sup>(2)</sup>   | HSI16 oscillator power<br>consumption                    | -                                             | -     | 155 | 190   | μA   |

# Table 59. HSI16 oscillator characteristics<sup>(1)</sup>

1. Guaranteed by characterization results.





Figure 23. HSI16 frequency versus temperature



# Multi-speed internal (MSI) RC oscillator

| Symbol                     | Parameter                        |                       | Conditions                     | Min     | Тур     | Max     | Unit |     |
|----------------------------|----------------------------------|-----------------------|--------------------------------|---------|---------|---------|------|-----|
|                            |                                  |                       | Range 0                        | 99      | 100     | 101     |      |     |
|                            |                                  |                       | Range 1                        | 198     | 200     | 202     | kHz  |     |
|                            |                                  |                       | Range 2                        | 396     | 400     | 404     | КПZ  |     |
|                            |                                  |                       | Range 3                        | 792     | 800     | 808     |      |     |
|                            |                                  |                       | Range 4                        | 0.99    | 1       | 1.01    |      |     |
|                            |                                  | MSI mode              | Range 5                        | 1.98    | 2       | 2.02    |      |     |
|                            |                                  | INISI MODE            | Range 6                        | 3.96    | 4       | 4.04    |      |     |
|                            |                                  |                       | Range 7                        | 7.92    | 8       | 8.08    | MHz  |     |
|                            |                                  |                       | Range 8                        | 15.8    | 16      | 16.16   |      |     |
| £                          |                                  |                       | Range 9                        | 23.8    | 24      | 24.4    | -    |     |
|                            |                                  |                       | Range 10                       | 31.7    | 32      | 32.32   |      |     |
|                            |                                  |                       | Range 11                       | 47.5    | 48      | 48.48   |      |     |
| <sup>I</sup> MSI           |                                  |                       | Range 0                        | -       | 98.304  | -       |      |     |
|                            |                                  | T <sub>A</sub> =30 °C |                                | Range 1 | -       | 196.608 | -    | kHz |
|                            |                                  |                       |                                | Range 2 | -       | 393.216 | -    | КПΖ |
|                            |                                  |                       | Range 3                        | -       | 786.432 | -       |      |     |
|                            |                                  |                       | Range 4                        | -       | 1.016   | -       |      |     |
|                            |                                  | PLL mode<br>XTAL=     | Range 5                        | -       | 1.999   | -       | MHz  |     |
|                            |                                  | 32.768 kHz            | Range 6                        | -       | 3.998   | -       |      |     |
|                            |                                  |                       | Range 7                        | -       | 7.995   | -       |      |     |
|                            |                                  |                       | Range 8                        | -       | 15.991  | -       |      |     |
|                            |                                  |                       | Range 9                        | -       | 23.986  | -       |      |     |
|                            |                                  |                       | Range 10                       | -       | 32.014  | -       |      |     |
|                            |                                  |                       | Range 11                       | -       | 48.005  | -       | 1    |     |
| (2)                        | MSI oscillator                   |                       | T <sub>A</sub> = -0 to 85 °C   | -3.5    | -       | 3       |      |     |
| $\Delta_{TEMP}(MSI)^{(2)}$ | frequency drift over temperature | MSI mode              | T <sub>A</sub> = -40 to 125 °C | -8      | -       | 6       | %    |     |

# Table 60. MSI oscillator characteristics<sup>(1)</sup>

154/258



| Symbol                                            | Parameter                                          |                             | tor characteris<br>Conditions |                                     | Min   | Tun  | Max   | Unit |
|---------------------------------------------------|----------------------------------------------------|-----------------------------|-------------------------------|-------------------------------------|-------|------|-------|------|
| Зупрог                                            | Parameter                                          |                             | Conditions                    |                                     | IVIIN | Тур  | wax   | Unit |
|                                                   |                                                    |                             | Range 0 to 3                  | V <sub>DD</sub> =1.62 V<br>to 3.6 V | -1.2  | -    | 0.5   |      |
|                                                   |                                                    |                             | Range 0 to 5                  | V <sub>DD</sub> =2.4 V<br>to 3.6 V  | -0.5  | -    | 0.5   |      |
| $\Delta_{\rm VDD}({\sf MSI})^{(2)}$               | MSI oscillator<br>frequency drift                  | MSI mode                    | Danga 4 to 7                  | V <sub>DD</sub> =1.62 V<br>to 3.6 V | -2.5  | -    | 0.7   | %    |
|                                                   | over V <sub>DD</sub><br>(reference is 3 V)         | wist mode                   | Range 4 to 7                  | V <sub>DD</sub> =2.4 V<br>to 3.6 V  | -0.8  | -    | 0.7   | 70   |
|                                                   |                                                    |                             | Dance 0 to 11                 | V <sub>DD</sub> =1.62 V<br>to 3.6 V | -5    | -    | 1     |      |
|                                                   |                                                    |                             | Range 8 to 11                 | V <sub>DD</sub> =2.4 V<br>to 3.6 V  | -1.6  | -    | - 1   |      |
|                                                   | Frequency                                          |                             | $T_{A}$ = -40 to 85 °         | °C                                  | -     | 1    | 2     |      |
| ∆F <sub>SAMPLING</sub><br>(MSI) <sup>(2)(6)</sup> | variation in sampling mode <sup>(3)</sup>          | MSI mode                    | T <sub>A</sub> = -40 to 125   | °C                                  | -     | 2    | 4     | %    |
| P_USB                                             | Period jitter for<br>USB clock <sup>(4)</sup>      | r PLL mode<br>Range 11      | for next<br>transition        | -                                   | -     | -    | 3.458 | 20   |
| Jitter(MSI) <sup>(6)</sup>                        |                                                    |                             | for paired transition         | -                                   | -     | -    | 3.916 | ns   |
| MT_USB                                            | Medium term jitter<br>for USB clock <sup>(5)</sup> | er PLL mode<br>Range 11     | for next<br>transition        | -                                   | -     | -    | 2     | ns   |
| Jitter(MSI) <sup>(6)</sup>                        |                                                    |                             | for paired transition         | -                                   | -     | -    | 1     | 115  |
| CC jitter(MSI) <sup>(6)</sup>                     | RMS cycle-to-<br>cycle jitter                      | PLL mode R                  | ange 11                       | -                                   | -     | 60   | -     | ps   |
| P jitter(MSI) <sup>(6)</sup>                      | RMS Period jitter                                  | PLL mode R                  | ange 11                       | -                                   | -     | 50   | -     | ps   |
|                                                   |                                                    | Range 0                     |                               | -                                   | -     | 10   | 20    |      |
|                                                   |                                                    | Range 1                     |                               | -                                   | -     | 5    | 10    |      |
| t <sub>SU</sub> (MSI) <sup>(6)</sup>              | MSI oscillator                                     | Range 2                     |                               | -                                   | -     | 4    | 8     |      |
| ISU(MISI)                                         | start-up time                                      | Range 3                     |                               | -                                   | -     | 3    | 7     | us   |
|                                                   |                                                    | Range 4 to 7                | 7                             | -                                   | -     | 3    | 6     |      |
|                                                   |                                                    | Range 8 to 1                | 11                            | -                                   | -     | 2.5  | 6     |      |
|                                                   |                                                    |                             | 10 % of final frequency       | -                                   | -     | 0.25 | 0.5   |      |
| t <sub>STAB</sub> (MSI) <sup>(6)</sup>            | MSI oscillator<br>stabilization time               | stabilization time Range 11 | 5 % of final<br>frequency     | -                                   | -     | 0.5  | 1.25  | ms   |
|                                                   |                                                    |                             | 1 % of final<br>frequency     | -                                   | -     | -    | 2.5   |      |

# Table 60. MSI oscillator characteristics<sup>(1)</sup> (continued)



| Symbol                               | Parameter            |          | Conditions |   |   | Тур  | Мах | Unit |
|--------------------------------------|----------------------|----------|------------|---|---|------|-----|------|
|                                      |                      |          | Range 0    | - | - | 0.6  | 1   |      |
|                                      |                      |          | Range 1    | - | - | 0.8  | 1.2 |      |
|                                      |                      |          | Range 2    | - | - | 1.2  | 1.7 |      |
|                                      |                      |          | Range 3    | - | - | 1.9  | 2.5 | - μΑ |
|                                      |                      |          | Range 4    | - | - | 4.7  | 6   |      |
| I <sub>DD</sub> (MSI) <sup>(6)</sup> | MSI oscillator       | MSI and  | Range 5    | - | - | 6.5  | 9   |      |
|                                      | power<br>consumption | PLL mode | Range 6    | - | - | 11   | 15  |      |
|                                      |                      |          | Range 7    | - | - | 18.5 | 25  |      |
|                                      |                      |          | Range 8    | - | - | 62   | 80  |      |
|                                      |                      |          | Range 9    | - | - | 85   | 110 |      |
|                                      |                      |          | Range 10   | - | - | 110  | 130 |      |
|                                      |                      |          | Range 11   | - | - | 155  | 190 |      |

### Table 60. MSI oscillator characteristics<sup>(1)</sup> (continued)

1. Guaranteed by characterization results.

2. This is a deviation for an individual part once the initial frequency has been measured.

3. Sampling mode means Low-power run/Low-power sleep modes with Temperature sensor disable.

4. Average period of MSI @48 MHz is compared to a real 48 MHz clock over 28 cycles. It includes frequency tolerance + jitter of MSI @48 MHz clock.

 Only accumulated jitter of MSI @48 MHz is extracted over 28 cycles. For next transition: min. and max. jitter of 2 consecutive frame of 28 cycles of the MSI @48 MHz, for 1000 captures over 28 cycles. For paired transitions: min. and max. jitter of 2 consecutive frame of 56 cycles of the MSI @48 MHz, for 1000 captures over 56 cycles.





Figure 24. Typical current consumption versus MSI frequency

Low-speed internal (LSI) RC oscillator

| Table 61. LSI oscillator cha | racteristics <sup>(1)</sup> |
|------------------------------|-----------------------------|
|------------------------------|-----------------------------|

| Symbol                                 | Parameter                            | Conditions                                      |       | Тур | Мах   | Unit  |
|----------------------------------------|--------------------------------------|-------------------------------------------------|-------|-----|-------|-------|
| f <sub>LSI</sub>                       |                                      | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C | 31.04 | -   | 32.96 | kHz   |
|                                        | LSI Frequency                        | $V_{DD}$ = 1.62 to 3.6 V, $T_A$ = -40 to 125 °C | 29.5  | -   | 34    | KI IZ |
| t <sub>SU</sub> (LSI) <sup>(2)</sup>   | LSI oscillator start-<br>up time     | -                                               | -     | 80  | 130   | μs    |
| t <sub>STAB</sub> (LSI) <sup>(2)</sup> | LSI oscillator<br>stabilization time | 5% of final frequency                           | -     | 125 | 180   | μs    |
| I <sub>DD</sub> (LSI) <sup>(2)</sup>   | LSI oscillator power consumption     | -                                               | -     | 110 | 180   | nA    |

1. Guaranteed by characterization results.

2. Guaranteed by design.

### 6.3.9 PLL characteristics

The parameters given in *Table 62* are derived from tests performed under temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 23: General operating conditions*.



DocID025977 Rev 6

| Symbol                 | Parameter                      | Conditions              | Min    | Тур | Мах | Unit  |  |
|------------------------|--------------------------------|-------------------------|--------|-----|-----|-------|--|
| £                      | PLL input clock <sup>(2)</sup> | -                       | 4      | -   | 16  | MHz   |  |
| f <sub>PLL_IN</sub>    | PLL input clock duty cycle     | -                       | 45     | -   | 55  | %     |  |
| f                      | PLL multiplier output clock P  | Voltage scaling Range 1 | 2.0645 | -   | 80  | MHz   |  |
| f <sub>PLL_P_OUT</sub> |                                | Voltage scaling Range 2 | 2.0645 | -   | 26  |       |  |
| f                      | PLL multiplier output clock O  | Voltage scaling Range 1 | 8      | -   | 80  | MHz   |  |
| f <sub>PLL_Q_OUT</sub> | PLL multiplier output clock Q  | Voltage scaling Range 2 | 8      | -   | 26  |       |  |
| f                      | PLL multiplier output clock R  | Voltage scaling Range 1 | 8      | -   | 80  | MHz   |  |
| f <sub>PLL_R_OUT</sub> |                                | Voltage scaling Range 2 | 8      | -   | 26  |       |  |
| f                      | PLL VCO output                 | Voltage scaling Range 1 | 64     | -   | 344 | - MHz |  |
| f <sub>VCO_OUT</sub>   |                                | Voltage scaling Range 2 | 64     | -   | 128 |       |  |
| t <sub>LOCK</sub>      | PLL lock time                  | -                       | -      | 15  | 40  | μs    |  |
| Jitter                 | RMS cycle-to-cycle jitter      | System clock 80 MHz     | -      | 40  | -   | +00   |  |
| Jillei                 | RMS period jitter              |                         | -      | 30  | -   | ±ps   |  |
|                        |                                | VCO freq = 64 MHz       | -      | 150 | 200 |       |  |
|                        | PLL power consumption on       | VCO freq = 96 MHz       | -      | 200 | 260 |       |  |
| I <sub>DD</sub> (PLL)  | $V_{DD}^{(1)}$                 | VCO freq = 192 MHz      | -      | 300 | 380 | μA    |  |
|                        |                                | VCO freq = 344 MHz      | -      | 520 | 650 |       |  |

Table 62. PLL, PLLSAI1, PLLSAI2 characteristics<sup>(1)</sup>

2. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between the 3 PLLs.

# 6.3.10 Flash memory characteristics

| Table 65. Flash memory characteristics / |                                        |                    |       |       |      |  |  |  |  |
|------------------------------------------|----------------------------------------|--------------------|-------|-------|------|--|--|--|--|
| Symbol                                   | Parameter                              | Conditions         | Тур   | Max   | Unit |  |  |  |  |
| t <sub>prog</sub>                        | 64-bit programming time                | -                  | 81.69 | 90.76 | μs   |  |  |  |  |
| +                                        | one row (32 double                     | normal programming | 2.61  | 2.90  |      |  |  |  |  |
| <sup>L</sup> prog_row                    | word) programming time                 | fast programming   | 1.91  | 2.12  |      |  |  |  |  |
| t <sub>prog_page</sub>                   | one page (2 Kbyte)<br>programming time | normal programming | 20.91 | 23.24 | ms   |  |  |  |  |
|                                          |                                        | fast programming   | 15.29 | 16.98 | ]    |  |  |  |  |
| t <sub>ERASE</sub>                       | Page (2 KB) erase time                 | -                  | 22.02 | 24.47 |      |  |  |  |  |
| +                                        | one bank (512 Kbyte)                   | normal programming | 5.35  | 5.95  | _    |  |  |  |  |
| <sup>t</sup> prog_bank                   | programming time                       | fast programming   | 3.91  | 4.35  | S    |  |  |  |  |
| t <sub>ME</sub>                          | Mass erase time<br>(one or two banks)  | -                  | 22.13 | 24.59 | ms   |  |  |  |  |

Table 63. Flash memory characteristics<sup>(1)</sup>



|        |                                   |            | (containada)  |     |      |
|--------|-----------------------------------|------------|---------------|-----|------|
| Symbol | Parameter                         | Conditions | Тур           | Max | Unit |
|        | Average consumption from $V_{DD}$ | Write mode | 3.4           | -   |      |
| 1      |                                   | Erase mode | 3.4           | -   | mA   |
| IDD    | Maximum aurrant (naak)            | Write mode | 7 (for 2 µs)  | -   |      |
|        | Maximum current (peak)            | Erase mode | 7 (for 41 µs) | -   |      |

Table 63. Flash memory characteristics<sup>(1)</sup> (continued)

| Symbol           | Parameter      | Conditions                                           | Min <sup>(1)</sup> | Unit    |
|------------------|----------------|------------------------------------------------------|--------------------|---------|
| N <sub>END</sub> | Endurance      | T <sub>A</sub> = -40 to +105 °C                      | 10                 | kcycles |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C    | 30                 |         |
|                  | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C   | 15                 |         |
| +                |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 125 °C   | 7                  | Veere   |
| t <sub>RET</sub> |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C  | 30                 | Years   |
|                  |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 85 °C  | 15                 |         |
|                  |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10                 |         |

### Table 64. Flash memory endurance and data retention

1. Guaranteed by characterization results.

2. Cycling performed over the whole temperature range.



# 6.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 65*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                      | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>f <sub>HCLK</sub> = 80 MHz,<br>conforming to IEC 61000-4-2 | 3B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>f <sub>HCLK</sub> = 80 MHz,<br>conforming to IEC 61000-4-4 | 4A              |

#### Table 65. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)



#### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol Param             | Paramotor  | Conditions                                                                                                    | Monitored         | Max vs. [f                | Unit           |      |
|--------------------------|------------|---------------------------------------------------------------------------------------------------------------|-------------------|---------------------------|----------------|------|
|                          | Farameter  | conditions                                                                                                    | frequency band    | f <sub>MSI</sub> = 24 MHz | 8 MHz / 80 MHz |      |
|                          |            | evel $V_{DD} = 3.6 \text{ V}, T_A = 25 ^{\circ}\text{C},$<br>LQFP144 package<br>compliant with<br>IEC 61967-2 | 0.1 MHz to 30 MHz | -9                        | 2              |      |
| 6                        | Peak level |                                                                                                               | 30 MHz to 130 MHz | -8                        | 3              | dBµV |
| S <sub>EMI</sub> Peak le | reak level |                                                                                                               | 130 MHz to 1 GHz  | -10                       | 14             |      |
|                          |            |                                                                                                               | EMI Level         | 1.5                       | 3.5            | -    |

 Table 66. EMI characteristics

### 6.3.12 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the ANSI/JEDEC standard.

| Symbol                | Ratings                                               | Conditions                                                    | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|---------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A = +25$ °C, conforming<br>to ANSI/ESDA/JEDEC<br>JS-001    | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25 \degree C$ ,<br>conforming to ANSI/ESD<br>STM5.3.1 | C3    | 250                             | v    |

 Table 67. ESD absolute maximum ratings

1. Guaranteed by characterization results.



### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.

| Symbol | Parameter             | Conditions                            | Class                     |
|--------|-----------------------|---------------------------------------|---------------------------|
| LU     | Static latch-up class | $T_A$ = +105 °C conforming to JESD78A | II level A <sup>(1)</sup> |

1. Negative injection is limited to -30 mA for PF0, PF1, PG6, PG7, PG8, PG12, PG13, PG14.

### 6.3.13 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DDIOx}$  (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5  $\mu$ A/+0  $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation).

The characterization results are given in Table 69.

Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.

| Symbol           | Description                                     | Func<br>susce      | Unit               |      |
|------------------|-------------------------------------------------|--------------------|--------------------|------|
| Symbol           | Description                                     | Negative injection | Positive injection | Unit |
|                  | Injected current on BOOT0 pin                   |                    | 0                  |      |
| I <sub>INJ</sub> | Injected current on pins except PA4, PA5, BOOT0 | -5                 | N/A <sup>(1)</sup> | mA   |
|                  | Injected current on PA4, PA5 pins               | -5                 | 0                  |      |

#### Table 69. I/O current injection susceptibility

1. Injection is not possible.



# 6.3.14 I/O port characteristics

### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 70* are derived from tests performed under the conditions summarized in *Table 23: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0).

| Symbol                          | Parameter                                         | Conditions                            | Min                                          | Тур | Мах                                          | Unit |
|---------------------------------|---------------------------------------------------|---------------------------------------|----------------------------------------------|-----|----------------------------------------------|------|
|                                 | I/O input low level<br>voltage except<br>BOOT0    | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | -                                            | -   | 0.3xV <sub>DDIOx</sub> <sup>(2)</sup>        |      |
| V <sub>IL</sub> (1)             | I/O input low level<br>voltage except<br>BOOT0    | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | -                                            | -   | 0.39xV <sub>DDIOx</sub> -0.06 <sup>(3)</sup> | V    |
|                                 | I/O input low level<br>voltage except<br>BOOT0    | 1.08 V <v<sub>DDIOx&lt;1.62 V</v<sub> | -                                            | -   | 0.43xV <sub>DDIOx</sub> -0.1 <sup>(3)</sup>  |      |
|                                 | BOOT0 I/O input low<br>level voltage              | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | -                                            | -   | 0.17xV <sub>DDIOx</sub> <sup>(3)</sup>       |      |
|                                 | I/O input high level<br>voltage except<br>BOOT0   | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | 0.7xV <sub>DDIOx</sub> <sup>(2)</sup>        | -   | -                                            |      |
| V <sub>IH</sub> <sup>(1)</sup>  | I/O input high level<br>voltage except<br>BOOT0   | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | 0.49xV <sub>DDIOX</sub> +0.26 <sup>(3)</sup> | -   | -                                            | V    |
|                                 | I/O input high level<br>voltage except<br>BOOT0   | 1.08 V <v<sub>DDIOx&lt;1.62 V</v<sub> | 0.61xV <sub>DDIOX</sub> +0.05 <sup>(3)</sup> | -   | -                                            |      |
|                                 | BOOT0 I/O input high<br>level voltage             | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | 0.77xV <sub>DDIOX</sub> <sup>(3)</sup>       | -   | -                                            |      |
|                                 | TT_xx, FT_xxx and<br>NRST I/O input<br>hysteresis | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | -                                            | 200 | -                                            |      |
| V <sub>hys</sub> <sup>(3)</sup> | FT_sx                                             | 1.08 V <v<sub>DDIOx&lt;1.62 V</v<sub> | -                                            | 150 | -                                            | mV   |
|                                 | BOOT0 I/O input<br>hysteresis                     | 1.62 V <v<sub>DDIOx&lt;3.6 V</v<sub>  | -                                            | 200 | -                                            |      |

| Table 70  | 1/0 | ototio | abaraatariatiaa |
|-----------|-----|--------|-----------------|
| Table 70. | I/O | static | characteristics |



| Symbol                          | Parameter                                                                    | Conditions                                                                                                                | Min | Тур | Мах                 | Unit |
|---------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------|------|
|                                 |                                                                              | $V_{IN} \le$<br>Max $(V_{DDXXX})^{(6)(7)}$                                                                                | -   | -   | ±100                |      |
|                                 | FT_xx input leakage<br>current <sup>(3)(5)</sup>                             | $\begin{array}{l} Max(V_{DDXXX}) \leq V_{IN} \leq \\ Max(V_{DDXXX}) + 1 \ V^{(6)(7)} \end{array}$                         | -   | -   | 650                 |      |
|                                 |                                                                              | $\begin{array}{l} {\sf Max}({\sf V}_{{\sf DDXXX}})\text{+}1~{\sf V} < \\ {\sf VIN} \leq 5.5~{\sf V}^{(6)(7)} \end{array}$ | -   | -   | 200                 |      |
|                                 |                                                                              | $V_{IN} \leq Max(V_{DDXXX})$ (6)(7)                                                                                       | -   | -   | ±150                |      |
| l <sub>lkg</sub> <sup>(4)</sup> | FT_lu, FT_u and PC3<br>I/O                                                   | $\begin{array}{l} Max(V_{DDXXX}) \leq V_{IN} \leq \\ Max(V_{DDXXX}) + 1 \ V^{(6)(7)} \end{array}$                         | -   | -   | 2500 <sup>(3)</sup> | nA   |
|                                 |                                                                              | $\begin{array}{l} \mbox{Max}(V_{\mbox{DDXXX}})\mbox{+1 V} < \\ \mbox{VIN} \leq 5.5 \ V^{(6)(7)} \end{array}$              | -   | -   | 250                 |      |
|                                 | TT_xx input leakage current                                                  | $V_{IN} \le Max(V_{DDXXX})^{(6)}$                                                                                         | -   | -   | ±150                |      |
|                                 |                                                                              | $\begin{array}{l} {\sf Max}({\sf V}_{{\sf DDXXX}}) \leq {\sf V}_{{\sf IN}} < \\ {\sf 3.6} \ {\sf V}^{(6)} \end{array}$    | -   | -   | 2000 <sup>(3)</sup> |      |
|                                 | OPAMPx_VINM<br>(x=1,2) dedicated<br>input leakage current<br>(UFBGA132 only) | -                                                                                                                         | -   | -   | (8)                 |      |
| R <sub>PU</sub>                 | Weak pull-up<br>equivalent resistor <sup>(9)</sup>                           | V <sub>IN</sub> = V <sub>SS</sub>                                                                                         | 25  | 40  | 55                  | kΩ   |
| R <sub>PD</sub>                 | Weak pull-down<br>equivalent resistor <sup>(9)</sup>                         | V <sub>IN</sub> = V <sub>DDIOx</sub>                                                                                      | 25  | 40  | 55                  | kΩ   |
| C <sub>IO</sub>                 | I/O pin capacitance                                                          | -                                                                                                                         | -   | 5   | -                   | pF   |

| Table 70. I/C | ) static | characteristics | (continued) |
|---------------|----------|-----------------|-------------|
|---------------|----------|-----------------|-------------|

1. Refer to Figure 25: I/O input characteristics.

2. Guaranteed by test in production.

- 4. This value represents the pad leakage of the IO itself. The total product pad leakage is provided by this formula:  $I_{Total\_Ileak\_max} = 10 \ \mu A + [number of IOs where V_{IN} is applied on the pad] \times I_{Ikg}(Max)$ .
- 5. All FT\_xx GPIOs except FT\_lu, FT\_u and PC3.
- 6. Max(V<sub>DDXXX</sub>) is the maximum value of all the I/O supplies. Refer to Table: Legend/Abbreviations used in the pinout table.
- 7. To sustain a voltage higher than MIN(V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO2</sub>, V<sub>DDUSB</sub>, V<sub>LCD</sub>) +0.3 V, the internal Pull-up and Pull-Down resistors must be disabled.
- 8. Refer to I<sub>bias</sub> in Table 86: OPAMP characteristics for the values of the OPAMP dedicated input leakage current.
- Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order).



All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 25* for standard I/Os, and in *Figure 25* for 5 V tolerant I/Os.



# Output driving current

The GPIOs (general purpose input/outputs) can sink or source up to ±8 mA, and sink or source up to ± 20 mA (with a relaxed  $V_{OL}/V_{OH}).$ 

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2:

- The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 20: Voltage characteristics*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating  $\Sigma I_{VSS}$  (see *Table 20: Voltage characteristics*).



### **Output voltage levels**

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT OR TT unless otherwise specified).

| Symbol                         | Parameter                                                                             | Conditions                                                       | Min                                  | Max                                  | Unit |
|--------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------|--------------------------------------|------|
| V <sub>OL</sub>                | Output low level voltage for an I/O pin                                               | CMOS port <sup>(2)</sup>                                         | -                                    | 0.4                                  |      |
| V <sub>OH</sub>                | Output high level voltage for an I/O pin                                              | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V           | V <sub>DDIOx</sub> -0.4              | -                                    |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | TTL port <sup>(2)</sup>                                          | -                                    | 0.4                                  |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V           | 2.4                                  | -                                    |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | I <sub>IO</sub>   = 20 mA                                        | -                                    | 1.3                                  |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | $V_{DDIOx} \ge 2.7 V$                                            | V <sub>DDIOx</sub> -1.3              | -                                    |      |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | I <sub>IO</sub>   = 4 mA                                         | -                                    | 0.45                                 |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | V <sub>DDIOx</sub> ≥ 1.62 V                                      | V <sub>DDIOx</sub> -0.45             | -                                    | V    |
| V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin                                               | I <sub>IO</sub>   = 2 mA                                         | -                                    | 0.35 <sub>x</sub> V <sub>DDIOx</sub> |      |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin                                              | 1.62 V ≥ V <sub>DDIOx</sub> ≥ 1.08 V                             | 0.65 <sub>x</sub> V <sub>DDIOx</sub> | -                                    |      |
|                                |                                                                                       | I <sub>IO</sub>   = 20 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V          | -                                    | 0.4                                  |      |
| $V_{\substack{OLFM}{(3)}}$ +   | Output low level voltage for an FT I/O<br>pin in FM+ mode (FT I/O with "f"<br>option) | I <sub>IO</sub>   = 10 mA<br>V <sub>DDIOx</sub> ≥ 1.62 V         | -                                    | 0.4                                  |      |
|                                |                                                                                       | I <sub>IO</sub>   = 2 mA<br>1.62 V ≥ V <sub>DDIOx</sub> ≥ 1.08 V | -                                    | 0.4                                  |      |

| Table 71. Output voltage | e characteristics <sup>(1)</sup> |
|--------------------------|----------------------------------|
|--------------------------|----------------------------------|

 The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 20:* Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. Guaranteed by design.

#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 26* and *Table 72*, respectively.

Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*.



| Speed | Symbol | Parameter                 | Conditions                                 | Min | Max | Unit |
|-------|--------|---------------------------|--------------------------------------------|-----|-----|------|
|       |        |                           | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 5   |      |
|       |        |                           | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 1   | MHz  |
|       | Fmax   | Maximum frequency         | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 0.1 |      |
|       | гшах   |                           | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 10  |      |
|       |        |                           | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 1.5 |      |
| 00    |        |                           | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 0.1 |      |
| 00    |        |                           | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 25  |      |
|       |        |                           | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 52  |      |
|       | Tr/Tf  | Output rise and fall time | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 140 | ns   |
|       | 11/11  |                           | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 17  |      |
|       |        |                           | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 37  |      |
|       |        |                           | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 110 |      |
|       |        |                           | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 25  |      |
|       |        |                           | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 10  |      |
|       | Fmax   | Maximum frequency         | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 1   | MHz  |
|       | TINAX  |                           | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 50  |      |
|       |        |                           | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 15  |      |
| 01    |        |                           | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 1   |      |
| 01    |        |                           | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 9   |      |
|       |        |                           | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 16  | - ns |
|       | Tr/Tf  | Output rise and fall time | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 40  |      |
|       | 11/11  |                           | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -   | 4.5 |      |
|       |        |                           | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -   | 9   |      |
|       |        |                           | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -   | 21  |      |



| Speed | Symbol   | Parameter                       | Conditions                                 | Min                                       | Max                | Unit    |
|-------|----------|---------------------------------|--------------------------------------------|-------------------------------------------|--------------------|---------|
|       |          |                                 | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 50                 |         |
|       |          |                                 | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -                                         | 25                 |         |
|       | Emoy     | Maximum fraguanay               | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 5                  |         |
|       | Fmax     | Maximum frequency               | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 100 <sup>(3)</sup> | MHz     |
|       |          |                                 | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -                                         | 37.5               |         |
| 10    |          |                                 | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 5                  |         |
| 10    |          |                                 | C=50 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 5.8                |         |
|       |          |                                 | C=50 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -                                         | 11                 |         |
|       | Tr/Tf    | Tr/Tf Output rise and fall time | C=50 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 28                 | ns      |
|       |          |                                 | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 2.5                |         |
|       |          |                                 | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -                                         | 5                  |         |
|       |          |                                 | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 12                 |         |
|       |          |                                 | C=30 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 120 <sup>(3)</sup> |         |
|       |          |                                 | C=30 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -                                         | 50                 |         |
|       | <b>E</b> | NA                              | C=30 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 10                 | N 41 1_ |
|       | Fmax     | Maximum frequency               | C=10 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 180 <sup>(3)</sup> | MHz     |
| 11    |          |                                 | C=10 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V  | -                                         | 75                 |         |
|       |          |                                 | C=10 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 10                 |         |
|       |          |                                 | C=30 pF, 2.7 V≤V <sub>DDIOx</sub> ≤3.6 V   | -                                         | 3.3                |         |
|       | Tr/Tf    | Tr/Tf Output rise a             | Output rise and fall time                  | C=30 pF, 1.62 V≤V <sub>DDIOx</sub> ≤2.7 V | -                  | 6       |
|       |          |                                 | C=30 pF, 1.08 V≤V <sub>DDIOx</sub> ≤1.62 V | -                                         | 16                 |         |
| [m]   | Fmax     | Maximum frequency               |                                            | -                                         | 1                  | MHz     |
| Fm+   | Tf       | Output fall time <sup>(4)</sup> | -C=50 pF, 1.6 V≤V <sub>DDIOx</sub> ≤3.6 V  | -                                         | 5                  | ns      |

| Table 72. I/O AC characteristics <sup>(1)(2)</sup> | (continued) |
|----------------------------------------------------|-------------|
|----------------------------------------------------|-------------|

 The I/O speed is configured using the OSPEEDRy[1:0] bits. The Fm+ mode is configured in the SYSCFG\_CFGR1 register. Refer to the RM0351 reference manual for a description of GPIO Port configuration register.

2. Guaranteed by design.

3. This value represents the I/O capability but the maximum system frequency is limited to 80 MHz.

4. The fall time is defined between 70% and 30% of the output waveform accordingly to I<sup>2</sup>C specification.





Figure 26. I/O AC characteristics definition<sup>(1)</sup>

1. Refer to Table 72: I/O AC characteristics.

# 6.3.15 NRST pin characteristics

The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$ .

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 23: General operating conditions*.

| Symbol                 | Parameter                                          | Conditions                        | Min                                   | Тур     | Мах                                 | Unit |
|------------------------|----------------------------------------------------|-----------------------------------|---------------------------------------|---------|-------------------------------------|------|
| V <sub>IL(NRST)</sub>  | NRST input low level voltage                       | -                                 | -                                     | -       | 0.3 <sub>x</sub> V <sub>DDIOx</sub> | v    |
| V <sub>IH(NRST)</sub>  | NRST input high level voltage                      | -                                 | - 0.7 <sub>x</sub> V <sub>DDIOx</sub> |         | V                                   |      |
| V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis            | -                                 | -                                     | - 200 - |                                     | mV   |
| R <sub>PU</sub>        | Weak pull-up<br>equivalent resistor <sup>(2)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 25                                    | 40      | 55                                  | kΩ   |
| V <sub>F(NRST)</sub>   | NRST input filtered<br>pulse                       | -                                 | -                                     | -       | 70                                  | ns   |
| V <sub>NF(NRST)</sub>  | NRST input not filtered pulse                      | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V  | 350                                   | -       | -                                   | ns   |

Table 73. NRST pin characteristics<sup>(1)</sup>

1. Guaranteed by design.

2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10% order).





Figure 27. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- 2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 73: NRST pin characteristics*. Otherwise the reset will not be taken into account by the device.
- 3. The external capacitor on NRST must be placed as close as possible to the device.

# 6.3.16 Extended interrupt and event controller input (EXTI) characteristics

The pulse on the interrupt input must have a minimal length in order to guarantee that it is detected by the event controller.

#### Table 74. EXTI Input Characteristics<sup>(1)</sup>

| Symbol | Parameter                           | Conditions | Min | Тур | Мах | Unit |
|--------|-------------------------------------|------------|-----|-----|-----|------|
| PLEC   | Pulse length to event<br>controller | -          | 20  | -   | -   | ns   |

1. Guaranteed by design.

# 6.3.17 Analog switches booster

### Table 75. Analog switches booster characteristics<sup>(1)</sup>

| Symbol                 | Parameter                                                                            | Min  | Тур | Мах | Unit |  |
|------------------------|--------------------------------------------------------------------------------------|------|-----|-----|------|--|
| V <sub>DD</sub>        | Supply voltage                                                                       | 1.62 | -   | 3.6 | V    |  |
| t <sub>SU(BOOST)</sub> | Booster startup time                                                                 | -    | -   | 240 | μs   |  |
| I <sub>DD(BOOST)</sub> | Booster consumption for<br>1.62 V $\leq$ V <sub>DD</sub> $\leq$ 2.0 V                | -    | -   | 250 | μΑ   |  |
|                        | Booster consumption for $2.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 2.7 \text{ V}$ | -    | -   | 500 |      |  |
|                        | Booster consumption for $2.7 \vee \leq V_{DD} \leq 3.6 \vee$                         | -    | -   | 900 |      |  |



# 6.3.18 Analog-to-Digital converter characteristics

Unless otherwise specified, the parameters given in *Table 76* are preliminary values derived from tests performed under ambient temperature,  $f_{PCLK}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 23: General operating conditions*.

Note: It is recommended to perform a calibration after each power-up.

| Symbol                          | Parameter                                  | Conditions                                        | Min  | Тур                | Мах               | Unit                 |
|---------------------------------|--------------------------------------------|---------------------------------------------------|------|--------------------|-------------------|----------------------|
| V <sub>DDA</sub>                | Analog supply voltage                      | -                                                 | 1.62 | -                  | 3.6               | V                    |
| M                               |                                            | V <sub>DDA</sub> ≥ 2 V                            | 2    | - V <sub>DDA</sub> |                   | V                    |
| $V_{REF^+}$                     | Positive reference voltage                 | V <sub>DDA</sub> < 2 V                            |      | V <sub>DDA</sub>   |                   |                      |
| V <sub>REF-</sub>               | Negative reference voltage                 | -                                                 |      | V <sub>SSA</sub>   |                   | V                    |
| £                               |                                            | Range 1                                           | 0.14 | -                  | 80                | N411-                |
| f <sub>ADC</sub>                | ADC clock frequency                        | Range 2                                           | 0.14 | -                  | 26                | - MHz                |
|                                 |                                            | Resolution = 12 bits                              | -    | -                  | 5.33              |                      |
|                                 | Sampling rate for FAST                     | Resolution = 10 bits                              | -    | -                  | 6.15              |                      |
|                                 | channels                                   | Resolution = 8 bits                               | -    | -                  | 7.27              |                      |
| 4                               |                                            | Resolution = 6 bits                               | -    | -                  | 8.88              | Mana                 |
| f <sub>s</sub>                  | Sampling rate for SLOW channels            | Resolution = 12 bits                              | -    | -                  | 4.21              | Msps                 |
|                                 |                                            | Resolution = 10 bits                              | -    | -                  | 4.71              |                      |
|                                 |                                            | Resolution = 8 bits                               | -    | -                  | 5.33              |                      |
|                                 |                                            | Resolution = 6 bits                               | -    | -                  | 6.15              |                      |
| f <sub>TRIG</sub>               | External trigger frequency                 | f <sub>ADC</sub> = 80 MHz<br>Resolution = 12 bits | -    | -                  | 5.33              | MHz                  |
| 1110                            |                                            | Resolution = 12 bits                              | -    | -                  | 15                | 1/f <sub>ADC</sub>   |
| V <sub>AIN</sub> <sup>(3)</sup> | Conversion voltage range(2)                | -                                                 | 0    | -                  | V <sub>REF+</sub> | V                    |
| R <sub>AIN</sub>                | External input impedance                   | -                                                 | -    | -                  | 50                | kΩ                   |
| C <sub>ADC</sub>                | Internal sample and hold capacitor         | -                                                 | -    | 5                  | -                 | pF                   |
| t <sub>STAB</sub>               | Power-up time                              | -                                                 |      | 1                  |                   | conversion<br>cycle  |
| 4                               | Calibration time                           | f <sub>ADC</sub> = 80 MHz                         |      | 1.45               |                   | μs                   |
| t <sub>CAL</sub>                | - 116                                      |                                                   |      | 1/f <sub>ADC</sub> |                   |                      |
|                                 | Trigger conversion                         | CKMODE = 00                                       | 1.5  | 2                  | 2.5               |                      |
| +                               | Trigger conversion<br>latency Regular and  | CKMODE = 01                                       | -    | -                  | 2.0               | 1 /f                 |
| t <sub>LATR</sub>               | injected channels without conversion abort | CKMODE = 10                                       | -    | -                  | 2.25              | - 1/f <sub>ADC</sub> |
|                                 |                                            | CKMODE = 11                                       | -    | -                  | 2.125             |                      |

Table 76. ADC characteristics<sup>(1) (2)</sup>



| Symbol                    | Parameter                                          | Conditions                                        | Min     | Тур                                                             | Max     | Unit               |  |  |
|---------------------------|----------------------------------------------------|---------------------------------------------------|---------|-----------------------------------------------------------------|---------|--------------------|--|--|
| t <sub>latrinj</sub>      | Tainana ann an taina                               | CKMODE = 00                                       | 2.5     | 3                                                               | 3.5     |                    |  |  |
|                           | Trigger conversion<br>latency Injected channels    | CKMODE = 01                                       | -       | -                                                               | 3.0     | 1/f <sub>ADC</sub> |  |  |
|                           | aborting a regular conversion                      | CKMODE = 10                                       | -       | -                                                               | 3.25    |                    |  |  |
|                           | Conversion                                         | CKMODE = 11                                       | -       | -                                                               | 3.125   |                    |  |  |
| +                         | Sampling time                                      | f <sub>ADC</sub> = 80 MHz                         | 0.03125 | -                                                               | 8.00625 | μs                 |  |  |
| t <sub>s</sub>            | Sampling time                                      | -                                                 | 2.5     | -                                                               | 640.5   | 1/f <sub>ADC</sub> |  |  |
| t <sub>ADCVREG_STUP</sub> | ADC voltage regulator start-up time                | -                                                 | -       | -                                                               | 20      | μs                 |  |  |
| t <sub>conv</sub>         | T-4-L                                              | f <sub>ADC</sub> = 80 MHz<br>Resolution = 12 bits | 0.1875  | _                                                               | 8.1625  | μs                 |  |  |
|                           | Total conversion time<br>(including sampling time) | Resolution = 12 bits                              | success | ts + 12.5 cycles for<br>successive approximation<br>= 15 to 653 |         |                    |  |  |
|                           | ADC consumption from the V <sub>DDA</sub> supply   | fs = 5 Msps                                       | -       | 730                                                             | 830     |                    |  |  |
| I <sub>DDA</sub> (ADC)    |                                                    | fs = 1 Msps                                       | -       | 160                                                             | 220     | μA                 |  |  |
|                           |                                                    | fs = 10 ksps                                      | -       | 16                                                              | 50      |                    |  |  |
|                           | ADC consumption from                               | fs = 5 Msps                                       | -       | 130                                                             | 160     |                    |  |  |
| I <sub>DDV_S</sub> (ADC)  | the V <sub>REF+</sub> single ended                 | fs = 1 Msps                                       | -       | 30                                                              | 40      | μA                 |  |  |
|                           | mode                                               | fs = 10 ksps                                      | -       | 0.6                                                             | 2       |                    |  |  |
|                           | ADC consumption from                               | fs = 5 Msps                                       | -       | 260                                                             | 310     |                    |  |  |
| I <sub>DDV_D</sub> (ADC)  | the V <sub>REF+</sub> differential                 | fs = 1 Msps                                       | -       | 60                                                              | 70      | μA                 |  |  |
|                           | mode                                               | fs = 10 ksps                                      | -       | 1.3                                                             | 3       |                    |  |  |

| Table 76. ADC characteristics <sup>(1) (2)</sup> | (continued) |
|--------------------------------------------------|-------------|
|--------------------------------------------------|-------------|

2. The I/O analog switch voltage booster is enable when  $V_{DDA}$  < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when  $V_{DDA}$  < 2.4V). It is disable when  $V_{DDA} \ge 2.4$  V.

 V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to Section 4: Pinouts and pin description for further details.

The maximum value of R<sub>AIN</sub> can be found in *Table 77: Maximum ADC RAIN*.



| Deschaffere | Sampling cycle | Sampling time [ns] | R <sub>AIN</sub> r           | nax (Ω)                      |
|-------------|----------------|--------------------|------------------------------|------------------------------|
| Resolution  | @80 MHz        | @80 MHz            | Fast channels <sup>(3)</sup> | Slow channels <sup>(4)</sup> |
|             | 2.5            | 31.25              | 100                          | N/A                          |
|             | 6.5            | 81.25              | 330                          | 100                          |
|             | 12.5           | 156.25             | 680                          | 470                          |
|             | 24.5           | 306.25             | 1500                         | 1200                         |
| 12 bits     | 47.5           | 593.75             | 2200                         | 1800                         |
|             | 92.5           | 1156.25            | 4700                         | 3900                         |
|             | 247.5          | 3093.75            | 12000                        | 10000                        |
|             | 640.5          | 8006.75            | 39000                        | 33000                        |
|             | 2.5            | 31.25              | 120                          | N/A                          |
|             | 6.5            | 81.25              | 390                          | 180                          |
|             | 12.5           | 156.25             | 820                          | 560                          |
| 10 bits     | 24.5           | 306.25             | 1500                         | 1200                         |
| TO DIIS     | 47.5           | 593.75             | 2200                         | 1800                         |
|             | 92.5           | 1156.25            | 5600                         | 4700                         |
|             | 247.5          | 3093.75            | 12000                        | 10000                        |
|             | 640.5          | 8006.75            | 47000                        | 39000                        |
|             | 2.5            | 31.25              | 180                          | N/A                          |
|             | 6.5            | 81.25              | 470                          | 270                          |
|             | 12.5           | 156.25             | 1000                         | 680                          |
| 8 bits      | 24.5           | 306.25             | 1800                         | 1500                         |
| o bits      | 47.5           | 593.75             | 2700                         | 2200                         |
|             | 92.5           | 1156.25            | 6800                         | 5600                         |
|             | 247.5          | 3093.75            | 15000                        | 12000                        |
|             | 640.5          | 8006.75            | 50000                        | 50000                        |
|             | 2.5            | 31.25              | 220                          | N/A                          |
|             | 6.5            | 81.25              | 560                          | 330                          |
|             | 12.5           | 156.25             | 1200                         | 1000                         |
| 6 bits      | 24.5           | 306.25             | 2700                         | 2200                         |
| 0 016       | 47.5           | 593.75             | 3900                         | 3300                         |
|             | 92.5           | 1156.25            | 8200                         | 6800                         |
|             | 247.5          | 3093.75            | 18000                        | 15000                        |
|             | 640.5          | 8006.75            | 50000                        | 50000                        |

Table 77. Maximum ADC R<sub>AIN</sub><sup>(1)(2)</sup>



#### **Electrical characteristics**

- 2. The I/O analog switch voltage booster is enable when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4V). It is disable when V<sub>DDA</sub>  $\geq$  2.4 V.
- 3. Fast channels are: PC0, PC1, PC2, PC3, PA0.
- 4. Slow channels are: all ADC inputs except the fast channels.

174/258

DocID025977 Rev 6



| Sym-<br>bol | Parameter           | (                                                                                                                                     | Conditions <sup>(4</sup> | )                        | Min  | Тур  | Max | Unit |
|-------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|------|-----|------|
|             |                     |                                                                                                                                       | Single                   | Fast channel (max speed) | -    | 4    | 5   |      |
| гт          | Total               |                                                                                                                                       | ended                    | Slow channel (max speed) | -    | 4    | 5   |      |
| ET          | unadjusted<br>error |                                                                                                                                       | Differential             | Fast channel (max speed) | -    | 3.5  | 4.5 |      |
|             |                     |                                                                                                                                       | Dillerential             | Slow channel (max speed) | -    | 3.5  | 4.5 |      |
|             |                     |                                                                                                                                       | Single                   | Fast channel (max speed) | -    | 1    | 2.5 |      |
| EO          | Offset              |                                                                                                                                       | ended                    | Slow channel (max speed) | -    | 1    | 2.5 |      |
| EO          | error               |                                                                                                                                       | Differential             | Fast channel (max speed) | -    | 1.5  | 2.5 |      |
|             |                     |                                                                                                                                       | Differential             | Slow channel (max speed) | -    | 1.5  | 2.5 |      |
|             |                     |                                                                                                                                       | Single                   | Fast channel (max speed) | -    | 2.5  | 4.5 |      |
| EG          | Coin orror          |                                                                                                                                       | ended                    | Slow channel (max speed) | -    | 2.5  | 4.5 | LSB  |
| EG Gainenor | Gain error          |                                                                                                                                       | Differential             | Fast channel (max speed) | -    | 2.5  | 3.5 | LOD  |
|             |                     | Dillerential                                                                                                                          | Slow channel (max speed) | -                        | 2.5  | 3.5  | 1   |      |
|             |                     | nearity<br>errorADC clock frequency $\leq$<br>80 MHz,Sampling rate $\leq$ 5.33 Msps,<br>V <sub>DDA</sub> = VREF+ = 3 V,<br>TA = 25 °C | Single<br>ended          | Fast channel (max speed) | -    | 1    | 1.5 | -    |
| ED          | Differential        |                                                                                                                                       |                          | Slow channel (max speed) | -    | 1    | 1.5 |      |
| ED          | error               |                                                                                                                                       | Differential             | Fast channel (max speed) | -    | 1    | 1.2 |      |
|             |                     |                                                                                                                                       |                          | Slow channel (max speed) | -    | 1    | 1.2 |      |
|             |                     |                                                                                                                                       | Single<br>ended          | Fast channel (max speed) | -    | 1.5  | 2.5 |      |
| EL          | Integral            |                                                                                                                                       |                          | Slow channel (max speed) | -    | 1.5  | 2.5 |      |
| EL          | error               |                                                                                                                                       | Differential             | Fast channel (max speed) | -    | 1    | 2   |      |
|             |                     |                                                                                                                                       | Differential             | Slow channel (max speed) | -    | 1    | 2   |      |
|             |                     |                                                                                                                                       | Single                   | Fast channel (max speed) | 10.4 | 10.5 | -   |      |
| ENOB        | Effective number of |                                                                                                                                       | ended                    | Slow channel (max speed) | 10.4 | 10.5 | -   | bits |
| ENOD        | bits                |                                                                                                                                       | Differential             | Fast channel (max speed) | 10.8 | 10.9 | -   | DILS |
|             |                     |                                                                                                                                       | Dillerential             | Slow channel (max speed) | 10.8 | 10.9 | -   |      |
|             | Signal-to-          |                                                                                                                                       | Single                   | Fast channel (max speed) | 64.4 | 65   | -   |      |
| SINAD       | noise and           |                                                                                                                                       | ended                    | Slow channel (max speed) | 64.4 | 65   | -   |      |
| SINAD       | distortion<br>ratio |                                                                                                                                       | Differential             | Fast channel (max speed) | 66.8 | 67.4 | -   | 1    |
|             | Tallo               |                                                                                                                                       | Differential             | Slow channel (max speed) | 66.8 | 67.4 | -   | dB   |
|             |                     |                                                                                                                                       | Single                   | Fast channel (max speed) | 65   | 66   | -   | uD   |
| SNR         | Signal-to-          |                                                                                                                                       | ended                    | Slow channel (max speed) | 65   | 66   | -   |      |
| SINK        | noise ratio         |                                                                                                                                       | Differential             | Fast channel (max speed) | 67   | 68   | -   |      |
|             |                     |                                                                                                                                       | Differential             | Slow channel (max speed) | 67   | 68   | -   |      |

| Table 78. ADC accuracy - limited test conditions 1 <sup>(1</sup> | )(2)(3)               |
|------------------------------------------------------------------|-----------------------|
| Table 76. ADC accuracy - Infilted test conditions T              | $\Lambda \Lambda^{-}$ |



|             | Table 10: Abo accuracy - minica test contaitions 14444 (continuea) |                                                                                   |              |                          |     |      |     |    |  |  |
|-------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|--------------------------|-----|------|-----|----|--|--|
| Sym-<br>bol | Parameter                                                          | C                                                                                 | Min          | Тур                      | Max | Unit |     |    |  |  |
|             |                                                                    | Total 80 MHz,<br>aarmonic Sampling rate $\leq$ 5.33 Msps, –<br>listortion V = 3 V | Single       | Fast channel (max speed) | -   | -74  | -73 |    |  |  |
| THD         | Total                                                              |                                                                                   | ended        | Slow channel (max speed) | -   | -74  | -73 | dB |  |  |
| IIID        | distortion                                                         |                                                                                   | Differential | Fast channel (max speed) | -   | -79  | -76 | uВ |  |  |
|             |                                                                    | TA = 25 °C                                                                        | Dillerential | Slow channel (max speed) | -   | -79  | -76 |    |  |  |

Table 78. ADC accuracy - limited test conditions  $1^{(1)(2)(3)}$  (continued)

2. ADC DC accuracy values are measured after internal calibration.

- 3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
- 4. The I/O analog switch voltage booster is enable when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4 V). It is disable when V<sub>DDA</sub>  $\geq$  2.4 V. No oversampling.



| Sym-<br>bol | Parameter           | (                                                                                                                 | Conditions <sup>(4</sup> | )                        | Min  | Тур  | Max | Unit |
|-------------|---------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|------|-----|------|
|             |                     |                                                                                                                   | Single                   | Fast channel (max speed) | -    | 4    | 6.5 |      |
| ET          | Total               |                                                                                                                   | ended                    | Slow channel (max speed) | -    | 4    | 6.5 |      |
|             | unadjusted<br>error |                                                                                                                   | Differential             | Fast channel (max speed) | -    | 3.5  | 5.5 |      |
|             |                     |                                                                                                                   | Dillerential             | Slow channel (max speed) | -    | 3.5  | 5.5 |      |
|             |                     |                                                                                                                   | Single                   | Fast channel (max speed) | -    | 1    | 4.5 |      |
| EO          | Offset              |                                                                                                                   | ended                    | Slow channel (max speed) | -    | 1    | 5   |      |
| LO          | error               |                                                                                                                   | Differential             | Fast channel (max speed) | -    | 1.5  | 3   |      |
|             |                     |                                                                                                                   | Dillerential             | Slow channel (max speed) | -    | 1.5  | 3   |      |
|             |                     |                                                                                                                   | Single                   | Fast channel (max speed) | -    | 2.5  | 6   |      |
| EG          | Coin orror          |                                                                                                                   | ended                    | Slow channel (max speed) | -    | 2.5  | 6   | LSB  |
| EG          | EG Gain error       | ferential<br>earity<br>or ADC clock frequency ≤<br>80 MHz,<br>Sampling rate ≤ 5.33 Msps,<br>egral<br>earity<br>or | Differential             | Fast channel (max speed) | -    | 2.5  | 3.5 | LOD  |
|             |                     |                                                                                                                   | Dillerential             | Slow channel (max speed) | -    | 2.5  | 3.5 |      |
|             |                     |                                                                                                                   | Single<br>ended          | Fast channel (max speed) | -    | 1    | 1.5 | -    |
| ED          | Differential        |                                                                                                                   |                          | Slow channel (max speed) | -    | 1    | 1.5 |      |
|             | error               |                                                                                                                   | Differential             | Fast channel (max speed) | -    | 1    | 1.2 |      |
|             |                     |                                                                                                                   |                          | Slow channel (max speed) | -    | 1    | 1.2 |      |
|             |                     |                                                                                                                   | Single<br>ended          | Fast channel (max speed) | -    | 1.5  | 3.5 |      |
| EL          | Integral            |                                                                                                                   |                          | Slow channel (max speed) | -    | 1.5  | 3.5 |      |
|             | error               |                                                                                                                   | Differential             | Fast channel (max speed) | -    | 1    | 3   |      |
|             |                     |                                                                                                                   | Dillerential             | Slow channel (max speed) | -    | 1    | 2.5 |      |
|             |                     |                                                                                                                   | Single                   | Fast channel (max speed) | 10   | 10.5 | -   |      |
| ENOB        | Effective number of |                                                                                                                   | ended                    | Slow channel (max speed) | 10   | 10.5 | -   | bits |
| LINOD       | bits                |                                                                                                                   | Differential             | Fast channel (max speed) | 10.7 | 10.9 | -   | DILS |
|             |                     |                                                                                                                   | Dillerential             | Slow channel (max speed) | 10.7 | 10.9 | -   |      |
|             | Signal-to-          |                                                                                                                   | Single                   | Fast channel (max speed) | 62   | 65   | -   |      |
| SINAD       | noise and           |                                                                                                                   | ended                    | Slow channel (max speed) | 62   | 65   | -   |      |
| SINAD       | distortion<br>ratio |                                                                                                                   | Differential             | Fast channel (max speed) | 66   | 67.4 | -   |      |
|             | Tauo                |                                                                                                                   | Dillerential             | Slow channel (max speed) | 66   | 67.4 | -   | dB   |
|             |                     |                                                                                                                   | Single                   | Fast channel (max speed) | 64   | 66   | -   | αD   |
| SNR         | Signal-to-          |                                                                                                                   | ended                    | Slow channel (max speed) | 64   | 66   | -   |      |
| SINIX       | noise ratio         |                                                                                                                   | Differential             | Fast channel (max speed) | 66.5 | 68   | -   |      |
|             |                     |                                                                                                                   | Dinerential              | Slow channel (max speed) | 66.5 | 68   | -   |      |



| Sym-<br>bol | Parameter         | Conditions <sup>(4)</sup>       |              |                          |   | Тур | Max | Unit |
|-------------|-------------------|---------------------------------|--------------|--------------------------|---|-----|-----|------|
|             | Total<br>harmonic | ADC clock frequency ≤           | Single       | Fast channel (max speed) | - | -74 | -65 | 65   |
| THD         |                   | 80 MHz,                         | ended        | Slow channel (max speed) | - | -74 | -67 | dB   |
|             | distortion        | Sampling rate $\leq 5.33$ Msps, | Differential | Fast channel (max speed) | - | -79 | -70 | uв   |
|             |                   | 2 V ≤ V <sub>DDA</sub>          | Dillerential | Slow channel (max speed) | - | -79 | -71 |      |

Table 79. ADC accuracy - limited test conditions  $2^{(1)(2)(3)}$  (continued)

2. ADC DC accuracy values are measured after internal calibration.

- 3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
- 4. The I/O analog switch voltage booster is enable when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4 V). It is disable when V<sub>DDA</sub>  $\geq$  2.4 V. No oversampling.



| Sym-<br>bol | Parameter                      | Conditions <sup>(4)</sup>                                                                      |              |                            | Min        | Тур    | Max | Unit   |
|-------------|--------------------------------|------------------------------------------------------------------------------------------------|--------------|----------------------------|------------|--------|-----|--------|
|             |                                |                                                                                                | Single       | Fast channel (max speed)   | -          | 5.5    | 7.5 |        |
| ET          | Total<br>unadjusted<br>error   |                                                                                                | ended        | Slow channel (max speed)   | -          | 4.5    | 6.5 |        |
|             |                                |                                                                                                | Differential | Fast channel (max speed)   | -          | 4.5    | 7.5 |        |
|             |                                |                                                                                                | Dillerential | Slow channel (max speed)   | -          | 4.5    | 5.5 |        |
| EO          | Offset                         |                                                                                                | Single       | Fast channel (max speed)   | -          | 2      | 5   |        |
|             |                                |                                                                                                | ended        | Slow channel (max speed)   | -          | 2.5    | 5   |        |
| EO          | error                          |                                                                                                | Differential | Fast channel (max speed) - | 2          | 3.5    |     |        |
|             |                                |                                                                                                | Differential | Slow channel (max speed)   | -          | 2.5    | 3   |        |
|             |                                |                                                                                                | Single       | Fast channel (max speed)   | -          | 4.5    | 7   |        |
| 50          |                                |                                                                                                | ended        | Slow channel (max speed)   | -          | 3.5    | 6   | LSB    |
| EG          | Gain error                     |                                                                                                | Differential | Fast channel (max speed)   | -          | 3.5    | 4   |        |
|             |                                |                                                                                                | Differential | Slow channel (max speed)   | -          | 3.5    | 5   |        |
|             |                                |                                                                                                | Single       | Fast channel (max speed)   | -          | 1.2    | 1.5 |        |
|             | Differential                   |                                                                                                | ended        | Slow channel (max speed)   | -          | 1.2    | 1.5 |        |
| ED          | linearity<br>error             | ADC clock frequency ≤<br>80 MHz,                                                               | Differential | Fast channel (max speed)   | speed) - 1 | 1      | 1.2 |        |
|             |                                | Sampling rate ≤ 5.33 Msps,                                                                     | Differential | Slow channel (max speed)   |            | 1      | 1.2 |        |
|             | Integral<br>linearity<br>error | 1.65 V $\leq$ V <sub>DDA</sub> = V <sub>REF+</sub> $\leq$<br>3.6 V,<br>Voltage scaling Range 1 | Single       | Fast channel (max speed)   | - 3 3.     | 3.5    | 1   |        |
| EL          |                                |                                                                                                | ended        | Slow channel (max speed)   | -          | 2.5    | 3.5 | -      |
| EL          |                                |                                                                                                | Differential | Fast channel (max speed)   | -          | 2      | 2.5 |        |
|             |                                |                                                                                                |              | Slow channel (max speed)   | -          | 2      | 2.5 |        |
|             |                                |                                                                                                | Single       | Fast channel (max speed)   | 10         | 10.4   | -   | - bits |
| ENOB        | Effective                      |                                                                                                | ended        | Slow channel (max speed)   | 10         | 10.4   | -   |        |
| ENOD        | number of bits                 |                                                                                                | Differential | Fast channel (max speed)   | 10.6       | 10.7   | -   |        |
|             |                                |                                                                                                | Dillerential | Slow channel (max speed)   | 10.6       | 10.7   | -   |        |
|             | Signal to                      | Single Fast channel (max speed) 62                                                             | 64           | -                          |            |        |     |        |
| SINAD       | Signal-to-<br>noise and        |                                                                                                | ended        | Slow channel (max speed)   | 62         | 2 64 - | -   | ]      |
| SINAD       | distortion<br>ratio            |                                                                                                | Differential | Fast channel (max speed)   | 65         | 66     | -   |        |
|             | ratio                          |                                                                                                | Differential | Slow channel (max speed)   | 65         | 66     | -   | ٩D     |
|             | Signal-to-                     |                                                                                                | Single       | Fast channel (max speed)   | 63         | 65     | - C | dB     |
| SNR         |                                |                                                                                                | ended        | Slow channel (max speed)   | 63         | 65 -   |     |        |
| SINK        | noise ratio                    |                                                                                                | Differential | Fast channel (max speed)   | 66         | 67     | -   |        |
|             |                                |                                                                                                | Differential | Slow channel (max speed)   | 66         | 67     | -   |        |

| Table 80. ADC accuracy - limited test conditions 3 <sup>(1)(2)(3)</sup> | Table 80, ADC accurac | v - limited test condition | s 3 <sup>(1)(2)(3)</sup> |
|-------------------------------------------------------------------------|-----------------------|----------------------------|--------------------------|
|-------------------------------------------------------------------------|-----------------------|----------------------------|--------------------------|



| Sym-<br>bol | Parameter              | Conditions <sup>(4)</sup>                                               |              |                          |   |     | Max | Unit |
|-------------|------------------------|-------------------------------------------------------------------------|--------------|--------------------------|---|-----|-----|------|
| THD         |                        | ADC clock frequency ≤                                                   | Single       | Fast channel (max speed) | - | -69 | -67 |      |
|             | Total                  | 80 MHz,<br>Sampling rate ≤ 5.33 Msps,                                   | ended        | Slow channel (max speed) | - | -71 | -67 |      |
|             | harmonic<br>distortion | $1.65 \text{ V} \le \text{V}_{\text{DDA}} = \text{V}_{\text{REF+}} \le$ |              | Fast channel (max speed) | - | -72 | -71 | dB   |
|             |                        | 3.6 V,<br>Voltage scaling Range 1                                       | Differential | Slow channel (max speed) | - | -72 | -71 |      |

Table 80. ADC accuracy - limited test conditions  $3^{(1)(2)(3)}$  (continued)

2. ADC DC accuracy values are measured after internal calibration.

 ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.



<sup>4.</sup> The I/O analog switch voltage booster is enable when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4 V). It is disable when V<sub>DDA</sub>  $\geq$  2.4 V. No oversampling.

| Sym-<br>bol | Parameter              | (                                                                                                       | Conditions <sup>(4</sup> | )                        | Min  | Тур  | Max | Unit |
|-------------|------------------------|---------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|------|------|-----|------|
|             |                        |                                                                                                         | Single                   | Fast channel (max speed) | -    | 5    | 5.4 |      |
| гт          | Total                  |                                                                                                         | ended                    | Slow channel (max speed) | -    | 4    | 5   |      |
| ET          | unadjusted<br>error    |                                                                                                         | Differential             | Fast channel (max speed) | -    | 4    | 5   |      |
|             |                        |                                                                                                         | Dillerential             | Slow channel (max speed) | -    | 3.5  | 4.5 |      |
|             |                        |                                                                                                         | Single                   | Fast channel (max speed) | -    | 2    | 4   |      |
| EO          | Offset                 |                                                                                                         | ended                    | Slow channel (max speed) | -    | 2    | 4   |      |
| EO          | error                  |                                                                                                         | Differential             | Fast channel (max speed) | -    | 2    | 3.5 |      |
|             |                        |                                                                                                         | Dillerential             | Slow channel (max speed) | -    | 2    | 3.5 |      |
|             |                        |                                                                                                         | Single                   | Fast channel (max speed) | -    | 4    | 4.5 |      |
| EG          | Coin orror             |                                                                                                         | ended                    | Slow channel (max speed) | -    | 4    | 4.5 | LSB  |
| EG          | Gain error             |                                                                                                         | Differential             | Fast channel (max speed) | -    | 3    | 4   | LOD  |
|             |                        |                                                                                                         | Dillerential             | Slow channel (max speed) | -    | 3    | 4   |      |
|             |                        |                                                                                                         | Single                   | Fast channel (max speed) | -    | 1    | 1.5 |      |
| ED          | Differential linearity |                                                                                                         | ended                    | Slow channel (max speed) | -    | 1    | 1.5 |      |
| ED          | error                  | ADC clock frequency ≤                                                                                   | Differential             | Fast channel (max speed) | -    | 1    | 1.2 |      |
|             |                        | 26 MHz,                                                                                                 | Dillerential             | Slow channel (max speed) | -    | 1    | 1.2 |      |
|             |                        | <ul> <li>1.65 V ≤ V<sub>DDA</sub> = VREF+ ≤</li> <li>3.6 V,</li> <li>Voltage scaling Range 2</li> </ul> | Single<br>ended          | Fast channel (max speed) | -    | 2.5  | 3   | -    |
| EL          | Integral<br>linearity  |                                                                                                         |                          | Slow channel (max speed) | -    | 2.5  | 3   |      |
| EL          | error                  |                                                                                                         | Differential             | Fast channel (max speed) | -    | 2    | 2.5 |      |
|             |                        |                                                                                                         |                          | Slow channel (max speed) | -    | 2    | 2.5 |      |
|             |                        |                                                                                                         | Single                   | Fast channel (max speed) | 10.2 | 10.5 | -   |      |
| ENOB        | Effective number of    |                                                                                                         | ended                    | Slow channel (max speed) | 10.2 | 10.5 | -   | bits |
| ENOD        | bits                   |                                                                                                         | Differential             | Fast channel (max speed) | 10.6 | 10.7 | -   | DILS |
|             |                        |                                                                                                         | Dillerential             | Slow channel (max speed) | 10.6 | 10.7 | -   |      |
|             | Signal-to-             |                                                                                                         | Single                   | Fast channel (max speed) | 63   | 65   | -   |      |
| SINAD       | noise and              |                                                                                                         | ended                    | Slow channel (max speed) | 63   | 65   | -   |      |
| SINAD       | distortion             |                                                                                                         | Differential             | Fast channel (max speed) | 65   | 66   | -   |      |
|             | ratio                  |                                                                                                         | Differential             | Slow channel (max speed) | 65   | 66   | -   | dB   |
|             |                        |                                                                                                         | Single                   | Fast channel (max speed) | 64   | 65   | -   | uD   |
| SNR         | Signal-to-             |                                                                                                         | ended                    | Slow channel (max speed) | 64   | 65   | -   |      |
| SINK        | noise ratio            |                                                                                                         | Difforantial             | Fast channel (max speed) | 66   | 67   | -   |      |
|             |                        |                                                                                                         | Differential             | Slow channel (max speed) | 66   | 67   | -   |      |



| Sym-<br>bol | Parameter         | C                                                        | Min          | Тур                      | Max | Unit |     |    |  |  |  |  |
|-------------|-------------------|----------------------------------------------------------|--------------|--------------------------|-----|------|-----|----|--|--|--|--|
|             |                   | ADC clock frequency ≤                                    | Single       | Fast channel (max speed) | -   | -71  | -69 |    |  |  |  |  |
| THD         | Total<br>harmonic | 26 MHz,<br>1.65 V ≤ V <sub>DDA</sub> = VREF+ ≤<br>3.6 V, | ended        | Slow channel (max speed) | -   | -71  | -69 | dB |  |  |  |  |
|             | distortion        |                                                          | Differential | Fast channel (max speed) | -   | -73  | -72 | uВ |  |  |  |  |
|             |                   | Voltage scaling Range 2                                  | Dillerential | Slow channel (max speed) | -   | -73  | -72 |    |  |  |  |  |

Table 81. ADC accuracy - limited test conditions  $4^{(1)(2)(3)}$  (continued)

1. Guaranteed by design.

2. ADC DC accuracy values are measured after internal calibration.

- 3. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
- 4. The I/O analog switch voltage booster is enable when V<sub>DDA</sub> < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when V<sub>DDA</sub> < 2.4 V). It is disable when V<sub>DDA</sub>  $\geq$  2.4 V. No oversampling.





#### Figure 28. ADC accuracy characteristics





1. Refer to Table 76: ADC characteristics for the values of RAIN and CADC.

C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to *Table 70: I/O static characteristics* for the value of the pad capacitance). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

3. Refer to Table 70: I/O static characteristics for the values of IIkg.

#### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 16: Power supply scheme*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.



## 6.3.19 Digital-to-Analog converter characteristics

| Symbol                             | Parameter                                               |                                                                                   | aracteristics(")                     | Min  | Тур              | Max                        | Unit |
|------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------|------|------------------|----------------------------|------|
| V <sub>DDA</sub>                   | Analog supply voltage for<br>DAC ON                     | DAC output bu<br>pin not connec<br>connection only                                |                                      | 1.71 | -                | 3.6                        |      |
|                                    | DACION                                                  | Other modes                                                                       |                                      | 1.80 | -                | 1                          |      |
| V <sub>REF+</sub>                  | Positive reference voltage                              | DAC output buffer OFF, DAC_OUT<br>pin not connected (internal<br>connection only) |                                      | 1.71 | -                | V <sub>DDA</sub>           | V    |
|                                    |                                                         | Other modes                                                                       |                                      | 1.80 | -                |                            |      |
| V <sub>REF-</sub>                  | Negative reference voltage                              |                                                                                   | -                                    |      | V <sub>SSA</sub> |                            |      |
| D                                  | Resistive load                                          | DAC output                                                                        | connected to $V_{SSA}$               | 5    | -                | -                          | kΩ   |
| RL                                 | Resistive load                                          | buffer ON connected to V <sub>DDA</sub>                                           |                                      | 25   | -                | -                          | K12  |
| R <sub>O</sub>                     | Output Impedance                                        | DAC output bu                                                                     | 9.6                                  | 11.7 | 13.8             | kΩ                         |      |
| P                                  | Output impedance sample                                 | V <sub>DD</sub> = 2.7 V                                                           |                                      | -    | -                | 2                          | 10   |
| R <sub>BON</sub>                   | R <sub>BON</sub> and hold mode, output buffer ON        |                                                                                   |                                      | -    | -                | 3.5                        | kΩ   |
|                                    | Output impedance sample                                 | V <sub>DD</sub> = 2.7 V                                                           |                                      | -    | -                | 16.5                       |      |
| R <sub>BOFF</sub>                  | and hold mode, output<br>buffer OFF                     | V <sub>DD</sub> = 2.0 V                                                           |                                      | -    | -                | 18.0                       | kΩ   |
| CL                                 |                                                         | DAC output buffer ON                                                              |                                      | -    | -                | 50                         | pF   |
| C <sub>SH</sub>                    | Capacitive load                                         | Sample and ho                                                                     | old mode                             | -    | 0.1              | 1                          | μF   |
| V <sub>DAC_OUT</sub>               | Voltage on DAC_OUT                                      | DAC output bu                                                                     | ffer ON                              | 0.2  | -                | V <sub>REF+</sub><br>- 0.2 | v    |
|                                    | output                                                  | DAC output bu                                                                     | ffer OFF                             | 0    | -                | V <sub>REF+</sub>          |      |
|                                    |                                                         |                                                                                   | ±0.5 LSB                             | -    | 1.7              | 3                          |      |
|                                    | Settling time (full scale: for a 12-bit code transition | Normal mode<br>DAC output                                                         | ±1 LSB                               | -    | 1.6              | 2.9                        |      |
|                                    | between the lowest and the                              | buffer ON                                                                         | ±2 LSB                               | -    | 1.55             | 2.85                       |      |
| <b>t<sub>SETTLING</sub></b>        | highest input codes when<br>DAC_OUT reaches final       | CL ≤ 50 pF,<br>RL ≥ 5 kΩ                                                          | ±4 LSB                               | -    | 1.48             | 2.8                        | μs   |
|                                    | value ±0.5LSB, ±1 LSB,                                  |                                                                                   | ±8 LSB                               | -    | 1.4              | 2.75                       |      |
|                                    | ±2 LSB, ±4 LSB, ±8 LSB)                                 | Normal mode [<br>OFF, ±1LSB, C                                                    | DAC output buffer<br>CL = 10 pF      | -    | 2                | 2.5                        |      |
| + (2)                              | Wakeup time from off state (setting the ENx bit in the  | Normal mode I<br>CL ≤ 50 pF, RL                                                   | DAC output buffer ON<br>. ≥ 5 kΩ     | -    | 4.2              | 7.5                        |      |
| t <sub>WAKEUP</sub> <sup>(2)</sup> | DAC Control register) until final value ±1 LSB          | Normal mode DAC output buffer<br>OFF, CL ≤ 10 pF                                  |                                      | -    | 2                | 5                          | μs   |
| PSRR                               | V <sub>DDA</sub> supply rejection ratio                 | Normal mode [<br>CL ≤ 50 pF, RL                                                   | DAC output buffer ON<br>. = 5 kΩ, DC | -    | -80              | -28                        | dB   |

## Table 82. DAC characteristics<sup>(1)</sup>

184/258



| Symbol                 | Parameter                                                                                                                                                                                                                                           |                                                                     | onditions                                          | ,<br>Min | Тур                                | Мах                                | Unit |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------|----------|------------------------------------|------------------------------------|------|
| T <sub>W_to_W</sub>    | Minimal time between two<br>consecutive writes into the<br>DAC_DORx register to<br>guarantee a correct<br>DAC_OUT for a small<br>variation of the input code<br>(1 LSB)<br>DAC_MCR:MODEx[2:0] =<br>000 or 001<br>DAC_MCR:MODEx[2:0] =<br>010 or 011 | CL ≤ 50 pF, RL ≥ 5 kΩ<br>CL ≤ 10 pF                                 |                                                    | 1        | _                                  | _                                  | ha   |
|                        | Sampling time in sample<br>and hold mode (code<br>transition between the<br>lowest input code and the<br>highest input code when<br>DACOUT reaches final<br>value ±1LSB)                                                                            | DAC_OUT                                                             | DAC output buffer<br>ON, C <sub>SH</sub> = 100 nF  | -        | 0.7                                | 3.5                                | ms   |
|                        |                                                                                                                                                                                                                                                     | pin connected                                                       | DAC output buffer<br>OFF, C <sub>SH</sub> = 100 nF | -        | 10.5                               | 18                                 | 1115 |
| t <sub>SAMP</sub>      |                                                                                                                                                                                                                                                     | DAC_OUT<br>pin not<br>connected<br>(internal<br>connection<br>only) | DAC output buffer<br>OFF                           | -        | 2                                  | 3.5                                | μs   |
| I <sub>leak</sub>      | Output leakage current                                                                                                                                                                                                                              | Sample and ho DAC_OUT pin                                           |                                                    | -        | -                                  | _(3)                               | nA   |
| Cl <sub>int</sub>      | Internal sample and hold capacitor                                                                                                                                                                                                                  |                                                                     | -                                                  | 5.2      | 7                                  | 8.8                                | pF   |
| t <sub>TRIM</sub>      | Middle code offset trim time                                                                                                                                                                                                                        | DAC output bu                                                       | ffer ON                                            | 50       | -                                  | -                                  | μs   |
| V                      | Middle code offset for 1 trim                                                                                                                                                                                                                       | V <sub>REF+</sub> = 3.6 V                                           |                                                    | -        | 1500                               | -                                  | μV   |
| V <sub>offset</sub>    | code step                                                                                                                                                                                                                                           | V <sub>REF+</sub> = 1.8 V                                           |                                                    | -        | 750                                | -                                  | μv   |
|                        |                                                                                                                                                                                                                                                     | DAC output                                                          | No load, middle<br>code (0x800)                    | -        | 315                                | 500                                |      |
|                        |                                                                                                                                                                                                                                                     | buffer ON                                                           | No load, worst code<br>(0xF1C)                     | -        | 450                                | 670                                |      |
| I <sub>DDA</sub> (DAC) | DAC consumption from<br>V <sub>DDA</sub>                                                                                                                                                                                                            | DAC output<br>buffer OFF                                            | No load, middle<br>code (0x800)                    | -        | -                                  | 0.2                                | μA   |
|                        |                                                                                                                                                                                                                                                     | Sample and ho<br>100 nF                                             | old mode, C <sub>SH</sub> =                        | -        | 315 x<br>Ton/(Ton<br>+Toff)<br>(4) | 670 x<br>Ton/(Ton<br>+Toff)<br>(4) |      |

Table 82. DAC characteristics<sup>(1)</sup> (continued)



#### **Electrical characteristics**

| Symbol                 | Parameter                                 | Co                                                                       | onditions                           | Min | Тур                                | Мах                                | Unit |
|------------------------|-------------------------------------------|--------------------------------------------------------------------------|-------------------------------------|-----|------------------------------------|------------------------------------|------|
|                        | DAC consumption from<br>V <sub>REF+</sub> | DAC output                                                               | No load, middle<br>code (0x800)     | -   | 185                                | 240                                |      |
|                        |                                           | buffer ON                                                                | No load, worst code<br>(0xF1C)      | -   | 340                                | 400                                |      |
|                        |                                           | DAC output<br>buffer OFF                                                 | No load, middle<br>code (0x800)     | -   | 155                                | 205                                |      |
| I <sub>DDV</sub> (DAC) |                                           | Sample and hold mode, buffer ON,<br>C <sub>SH</sub> = 100 nF, worst case |                                     | -   | 185 x<br>Ton/(Ton<br>+Toff)<br>(4) | 400 x<br>Ton/(Ton<br>+Toff)<br>(4) | μA   |
|                        |                                           | Sample and ho<br>C <sub>SH</sub> = 100 nF,                               | old mode, buffer OFF,<br>worst case | -   | 155 x<br>Ton/(Ton<br>+Toff)<br>(4) | 205 x<br>Ton/(Ton<br>+Toff)<br>(4) |      |

## Table 82. DAC characteristics<sup>(1)</sup> (continued)

1. Guaranteed by design.

2. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).

3. Refer to Table 70: I/O static characteristics.

4. Ton is the Refresh phase duration. Toff is the Hold phase duration. Refer to RM0351 reference manual for more details.

#### Figure 30. 12-bit buffered / non-buffered DAC



 The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.



| Symbol    | Parameter                                          | Conditio                                                           | ns                        | Min | Тур       | Max  | Unit |
|-----------|----------------------------------------------------|--------------------------------------------------------------------|---------------------------|-----|-----------|------|------|
|           | Differential non                                   | DAC output buffer ON                                               |                           | -   | -         | ±2   |      |
| DNL       | linearity <sup>(2)</sup>                           | DAC output buffer OFF                                              |                           | -   | -         | ±2   |      |
| -         | monotonicity                                       | 10 bits                                                            |                           | (   | guarantee | d    |      |
| INL       | Integral non                                       | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ                      |                           | -   | -         | ±4   |      |
|           | linearity <sup>(3)</sup>                           | DAC output buffer OFF<br>CL ≤ 50 pF, no RL                         |                           | -   | -         | ±4   |      |
|           |                                                    | DAC output buffer ON                                               | V <sub>REF+</sub> = 3.6 V | -   | -         | ±12  |      |
|           | Offset error at code 0x800 <sup>(3)</sup>          | CL ≤ 50 pF, RL ≥ 5 kΩ                                              | V <sub>REF+</sub> = 1.8 V | -   | -         | ±25  | LSB  |
|           |                                                    | DAC output buffer OFF<br>CL ≤ 50 pF, no RL                         |                           | -   | -         | ±8   |      |
| Offset1   | Offset error at code 0x001 <sup>(4)</sup>          | DAC output buffer OFF<br>CL ≤ 50 pF, no RL                         |                           | -   | -         | ±5   |      |
| OffsetCal | Offset Error at<br>code 0x800<br>after calibration | al code 0x800 DAC output buffer ON                                 | V <sub>REF+</sub> = 3.6 V | -   | -         | ±5   |      |
| OlisetCal |                                                    | calibration $CL \leq 50$ pF, RL $\geq 5$ KD                        | V <sub>REF+</sub> = 1.8 V | -   | -         | ±7   |      |
| Gain      | Gain error <sup>(5)</sup>                          | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ                      |                           | -   | -         | ±0.5 | %    |
| Gain      | Gamenor                                            | DAC output buffer OFF<br>CL ≤ 50 pF, no RL                         |                           | -   | -         | ±0.5 | 70   |
| TUE       | Total<br>unadjusted                                | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ                      |                           | -   | -         | ±30  | LSB  |
| TOL       | error                                              | DAC output buffer OFF<br>CL ≤ 50 pF, no RL                         |                           | -   | -         | ±12  |      |
| TUECal    | Total<br>unadjusted<br>error after<br>calibration  | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ                      |                           | -   | -         | ±23  | LSB  |
| SNR       | Signal-to-noise                                    | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ<br>1 kHz, BW 500 kHz |                           | -   | 71.2      | -    | dP   |
| ONIX      | ratio                                              | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz<br>BW 500 kHz    |                           | -   | 71.6      | -    | dB   |
| THD       | Total harmonic                                     | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ, 1                   | kHz                       | -   | -78       | -    | dB   |
|           | distortion                                         | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz                  | :                         | -   | -79       | -    |      |

# Table 83. DAC accuracy<sup>(1)</sup>



#### **Electrical characteristics**

| Symbol | Parameter                                  | Conditions                                                     | Min | Тур  | Max | Unit |  |
|--------|--------------------------------------------|----------------------------------------------------------------|-----|------|-----|------|--|
| SINAD  | Signal-to-noise<br>and distortion<br>ratio | DAC output buffer ON<br>CL ≤ 50 pF, RL ≥ 5 kΩ, 1 kHz           | -   | 70.4 | -   | dB   |  |
|        |                                            | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz              | -   | 71   | -   |      |  |
|        | Effective number of bits                   | DAC output buffer ON<br>CL $\leq$ 50 pF, RL $\geq$ 5 kΩ, 1 kHz | -   | 11.4 | -   | bita |  |
|        |                                            | DAC output buffer OFF<br>CL ≤ 50 pF, no RL, 1 kHz              | -   | 11.5 | -   | bits |  |

## Table 83. DAC accuracy<sup>(1)</sup> (continued)

1. Guaranteed by design.

2. Difference between two consecutive codes - 1 LSB.

3. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.

4. Difference between the value measured at Code (0x001) and the ideal value.

5. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is OFF, and from code giving 0.2 V and ( $V_{REF+} - 0.2$ ) V when buffer is ON.

188/258



## 6.3.20 Voltage reference buffer characteristics

| Table 84. VREFBUF characteristics <sup>(1)</sup> |                                                                                                 |                                                               |                            |                          |       |                                        |         |  |  |  |  |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------|--------------------------|-------|----------------------------------------|---------|--|--|--|--|
| Symbol                                           | Parameter                                                                                       | Conditio                                                      | ons                        | Min                      | Тур   | Мах                                    | Unit    |  |  |  |  |
|                                                  |                                                                                                 | Normal mode                                                   | V <sub>RS</sub> = 0        | 2.4                      | -     | 3.6                                    |         |  |  |  |  |
| M                                                | Analog supply                                                                                   | Normai mode                                                   | V <sub>RS</sub> = 1        | 2.8                      | -     | 3.6                                    |         |  |  |  |  |
| V <sub>DDA</sub>                                 | voltage                                                                                         | Degraded mode <sup>(2)</sup>                                  | V <sub>RS</sub> = 0        | 1.65                     | -     | 2.4                                    |         |  |  |  |  |
|                                                  |                                                                                                 |                                                               | V <sub>RS</sub> = 1        | 1.65                     | -     | 2.8                                    | V       |  |  |  |  |
|                                                  |                                                                                                 | Normal mode                                                   | V <sub>RS</sub> = 0        | 2.046 <sup>(3)</sup>     | 2.048 | 2.049 <sup>(3)</sup>                   | v       |  |  |  |  |
| V <sub>REFBUF</sub> _                            | Voltage reference                                                                               | Normai mode                                                   | V <sub>RS</sub> = 1        | 2.498 <sup>(3)</sup>     | 2.5   | 2.502 <sup>(3)</sup>                   |         |  |  |  |  |
| OUT                                              | output                                                                                          | Degraded mode <sup>(2)</sup>                                  | V <sub>RS</sub> = 0        | V <sub>DDA</sub> -150 mV | -     | V <sub>DDA</sub>                       |         |  |  |  |  |
|                                                  |                                                                                                 |                                                               | V <sub>RS</sub> = 1        | V <sub>DDA</sub> -150 mV | -     | V <sub>DDA</sub>                       |         |  |  |  |  |
| TRIM                                             | Trim step resolution                                                                            | -                                                             | -                          | -                        | ±0.05 | ±0.1                                   | %       |  |  |  |  |
| CL                                               | Load capacitor                                                                                  | -                                                             | -                          | 0.5                      | 1     | 1.5                                    | μF      |  |  |  |  |
| esr                                              | Equivalent<br>Serial Resistor<br>of Cload                                                       | -                                                             | -                          | -                        | -     | 2                                      | Ω       |  |  |  |  |
| I <sub>load</sub>                                | Static load current                                                                             | -                                                             | -                          | -                        | -     | 4                                      | mA      |  |  |  |  |
| 1                                                | Line regulation                                                                                 | 281/21/2261/                                                  | I <sub>load</sub> = 500 μA | -                        | 200   | 1000                                   | ppm//   |  |  |  |  |
| I <sub>line_reg</sub>                            | Line regulation                                                                                 | $2.8 \text{ V} \leq \text{V}_{\text{DDA}} \leq 3.6 \text{ V}$ | I <sub>load</sub> = 4 mA   | -                        | 100   | 500                                    | ppm/V   |  |  |  |  |
| I <sub>load_reg</sub>                            | Load<br>regulation                                                                              | 500 µA ≤ I <sub>load</sub> ≤4 mA                              | Normal mode                | -                        | 50    | 500                                    | ppm/mA  |  |  |  |  |
| T                                                | Temperature                                                                                     | -40 °C < TJ < +125 °C                                         |                            | -                        | -     | T <sub>coeff_</sub><br>vrefint +<br>50 | ppm/°C  |  |  |  |  |
| T <sub>Coeff</sub>                               | coefficient                                                                                     | 0 °C < TJ < +50 °C                                            |                            | -                        | -     | T <sub>coeff</sub><br>vrefint +<br>50  | ppm/ °C |  |  |  |  |
| PSRR                                             | Power supply                                                                                    | DC                                                            |                            | 40                       | 60    | -                                      | dB      |  |  |  |  |
| FORK                                             | rejection                                                                                       | 100 kHz                                                       |                            | 25                       | 40    | -                                      | uБ      |  |  |  |  |
|                                                  |                                                                                                 | $CL = 0.5 \ \mu F^{(4)}$                                      |                            | -                        | 300   | 350                                    |         |  |  |  |  |
| t <sub>START</sub>                               | Start-up time                                                                                   | $CL = 1.1 \ \mu F^{(4)}$                                      |                            | -                        | 500   | 650                                    | μs      |  |  |  |  |
|                                                  |                                                                                                 | CL = 1.5 µF <sup>(4)</sup>                                    |                            | -                        | 650   | 800                                    |         |  |  |  |  |
| I <sub>INRUSH</sub>                              | Control of<br>maximum DC<br>current drive<br>on VREFBUF_<br>OUT during<br>start-up phase<br>(5) | -                                                             | -                          | -                        | 8     | -                                      | mA      |  |  |  |  |

## Table 84. VREFBUF characteristics<sup>(1)</sup>



#### **Electrical characteristics**

| Symbol                         | Parameter | Conditions                 | Min | Тур | Мах | Unit |  |  |  |  |  |
|--------------------------------|-----------|----------------------------|-----|-----|-----|------|--|--|--|--|--|
|                                | from Van  | I <sub>load</sub> = 0 μA   | -   | 16  | 25  |      |  |  |  |  |  |
| I <sub>DDA</sub> (VREF<br>BUF) |           | I <sub>load</sub> = 500 μA | -   | 18  | 30  | μA   |  |  |  |  |  |
| 501)                           |           | I <sub>load</sub> = 4 mA   | -   | 35  | 50  |      |  |  |  |  |  |

## Table 84. VREFBUF characteristics<sup>(1)</sup> (continued)

1. Guaranteed by design, unless otherwise specified.

2. In degraded mode, the voltage reference buffer can not maintain accurately the output voltage which will follow (V<sub>DDA</sub> - drop voltage).

3. Guaranteed by test in production.

4. The capacitive load must include a 100 nF capacitor in order to cut-off the high frequency noise.

5. To correctly control the VREFBUF inrush current during start-up phase and scaling change, the  $V_{DDA}$  voltage should be in the range [2.4 V to 3.6 V] and [2.8 V to 3.6 V] respectively for  $V_{RS}$  = 0 and  $V_{RS}$  = 1.



## 6.3.21 Comparator characteristics

| Symbol                         | Parameter                             | Co                     | onditions                | Min  | Тур                 | Max              | Unit |
|--------------------------------|---------------------------------------|------------------------|--------------------------|------|---------------------|------------------|------|
| V <sub>DDA</sub>               | Analog supply voltage                 |                        | -                        | 1.62 | -                   | 3.6              |      |
| V <sub>IN</sub>                | Comparator input voltage range        |                        | -                        | 0    | -                   | V <sub>DDA</sub> | V    |
| V <sub>BG</sub> <sup>(2)</sup> | Scaler input voltage                  |                        | -                        |      | V <sub>REFINT</sub> | r                |      |
| V <sub>SC</sub>                | Scaler offset voltage                 |                        | -                        | ±5   | ±10                 | mV               |      |
|                                | Scaler static consumption             | BRG_EN=0 (br           | ridge disable)           | -    | 200                 | 300              | nA   |
| I <sub>DDA</sub> (SCALER)      | from V <sub>DDA</sub>                 | BRG_EN=1 (br           | ridge enable)            | -    | 0.8                 | 1                | μA   |
| t <sub>START_SCALER</sub>      | Scaler startup time                   |                        | -                        |      | 100                 | 200              | μs   |
|                                |                                       | High-speed             | V <sub>DDA</sub> ≥ 2.7 V | -    | -                   | 5                |      |
|                                | Comparator startup time to            | mode                   | V <sub>DDA</sub> < 2.7 V | -    | -                   | 7                | μs   |
| t <sub>START</sub>             | reach propagation delay specification | Medium mode            | V <sub>DDA</sub> ≥ 2.7 V | -    | -                   | 15               |      |
|                                |                                       |                        | V <sub>DDA</sub> < 2.7 V | -    | -                   | 25               |      |
|                                |                                       | Ultra-low-powe         | r mode                   | -    | -                   | 80               |      |
|                                |                                       | High-speed<br>mode     | V <sub>DDA</sub> ≥ 2.7 V | -    | 55                  | 80               | 20   |
|                                | Propagation delay for                 |                        | V <sub>DDA</sub> < 2.7 V | -    | 65                  | 100              | ns   |
| $t_D^{(3)}$                    | 200 mV step                           | Madium mada            | V <sub>DDA</sub> ≥ 2.7 V | -    | 0.55                | 0.9              | μs   |
|                                | with 100 mV overdrive                 | Medium mode            | V <sub>DDA</sub> < 2.7 V | -    | 0.65                | 1                |      |
|                                |                                       | Ultra-low-powe         | r mode                   | -    | 5                   | 12               |      |
| V <sub>offset</sub>            | Comparator offset error               | Full common mode range | -                        | -    | ±5                  | ±20              | mV   |
|                                |                                       | No hysteresis          |                          | -    | 0                   | -                |      |
| V                              | Comparator hystoresis                 | Low hysteresis         |                          | -    | 8                   | -                | mV   |
| V <sub>hys</sub>               | Comparator hysteresis                 | Medium hyster          | Medium hysteresis        |      | 15                  | -                |      |
|                                |                                       | High hysteresis        |                          | -    | 27                  | -                |      |

Table 85. COMP characteristics<sup>(1)</sup>



| Symbol                  | Parameter                                       | Co                 | Min                                               | Тур | Max  | Unit |      |
|-------------------------|-------------------------------------------------|--------------------|---------------------------------------------------|-----|------|------|------|
|                         | Comparator consumption<br>from V <sub>DDA</sub> |                    | Static                                            | -   | 400  | 600  |      |
| I <sub>DDA</sub> (COMP) |                                                 | power mode         | With 50 kHz<br>±100 mV overdrive<br>square signal | -   | 1200 | -    | nA   |
|                         |                                                 | Medium mode        | Static                                            | -   | 5    | 7    | - μΑ |
|                         |                                                 |                    | With 50 kHz<br>±100 mV overdrive<br>square signal | -   | 6    | -    |      |
|                         |                                                 | High-speed<br>mode | Static                                            | -   | 70   | 100  |      |
|                         |                                                 |                    | With 50 kHz<br>±100 mV overdrive<br>square signal | -   | 75   | -    |      |
| I <sub>bias</sub>       | Comparator input bias current                   |                    | -                                                 | -   | -    | _(4) | nA   |

| Table 85. COMP | characteristics <sup>(1)</sup> | (continued) |
|----------------|--------------------------------|-------------|
|----------------|--------------------------------|-------------|

1. Guaranteed by design, unless otherwise specified.

2. Refer to Table 26: Embedded internal voltage reference.

3. Guaranteed by characterization results.

4. Mostly I/O leakage when used in analog mode. Refer to  $I_{lkg}$  parameter in Table 70: I/O static characteristics.

## 6.3.22 Operational amplifiers characteristics

#### Table 86. OPAMP characteristics<sup>(1)</sup>

| Symbol                       | Parameter                                                                                   | Conditions                | Min | Тур   | Мах              | Unit  |
|------------------------------|---------------------------------------------------------------------------------------------|---------------------------|-----|-------|------------------|-------|
|                              |                                                                                             |                           |     | . 7 6 |                  |       |
| V <sub>DDA</sub>             | Analog supply voltage <sup>(2)</sup>                                                        | -                         | 1.8 | -     | 3.6              | V     |
| CMIR                         | Common mode input range                                                                     | -                         | 0   | -     | V <sub>DDA</sub> | V     |
| M                            | Input offset                                                                                | 25 °C, No Load on output. | -   | -     | ±1.5             | mV    |
| VI <sub>OFFSET</sub> voltage |                                                                                             | All voltage/Temp.         | -   | -     | ±3               | mv    |
| Input offset                 |                                                                                             | Normal mode               | -   | ±5    | -                | µV/°C |
| ∆VI <sub>OFFSET</sub>        | voltage drift                                                                               | Low-power mode            | -   | ±10   | -                | μν/Ο  |
| TRIMOFFSETP<br>TRIMLPOFFSETP | Offset trim step<br>at low common<br>input voltage<br>(0.1 x V <sub>DDA</sub> )             | -                         |     | 0.8   | 1.1              | mV    |
| TRIMOFFSETN<br>TRIMLPOFFSETN | Offset trim step<br>at high common<br>input voltage<br>(0.9 <sub>x</sub> V <sub>DDA</sub> ) | -                         | -   | 1     | 1.35             | 111 V |



| Symbol                            | Parameter                                      | Cor            | nditions                                                   | Min                       | Тур  | Max  | Unit  |
|-----------------------------------|------------------------------------------------|----------------|------------------------------------------------------------|---------------------------|------|------|-------|
|                                   |                                                | Normal mode    |                                                            | -                         | -    | 500  |       |
| ILOAD                             | Drive current                                  | Low-power mode | V <sub>DDA</sub> ≥2V                                       | -                         | -    | 100  |       |
|                                   | Drive current in                               | Normal mode    |                                                            | -                         | -    | 450  | μA    |
| I <sub>LOAD_</sub> PGA            | PGA mode                                       | Low-power mode | V <sub>DDA</sub> ≥2V                                       | -                         | -    | 50   |       |
| D                                 | Resistive load (connected to                   | Normal mode    | V <2V                                                      | 4                         | -    | -    |       |
| R <sub>LOAD</sub>                 | VSSA or to<br>VDDA)                            | Low-power mode | - V <sub>DDA</sub> < 2 V                                   | 20                        | -    | -    | kΩ    |
| P                                 | Resistive load<br>in PGA mode<br>(connected to | Normal mode    | - V <sub>DDA</sub> < 2 V                                   | 4.5                       | -    | -    | K12   |
| R <sub>LOAD_PGA</sub>             | VSSA or to<br>V <sub>DDA</sub> )               | Low-power mode | VDDA < 2 V                                                 | 40                        | -    | -    |       |
| C <sub>LOAD</sub>                 | Capacitive load                                |                | -                                                          | -                         | -    | 50   | pF    |
| CMRR                              | Common mode                                    | Normal mode    |                                                            | -                         | -85  | -    | dB    |
| CINIKK                            | rejection ratio                                | Low-power mode |                                                            | -                         | -90  | -    | uв    |
| PSRR                              | Power supply                                   | Normal mode    | C <sub>LOAD</sub> ≤ 50 pf,<br>R <sub>LOAD</sub> ≥ 4 kΩ DC  | 70                        | 85   | -    | dB    |
| FORK                              | rejection ratio                                | Low-power mode | C <sub>LOAD</sub> ≤ 50 pf,<br>R <sub>LOAD</sub> ≥ 20 kΩ DC | 72                        | 90   | -    | uв    |
|                                   |                                                | Normal mode    | V <sub>DDA</sub> ≥ 2.4 V                                   | 550                       | 1600 | 2200 | - kHz |
| GBW                               | Gain Bandwidth                                 | Low-power mode | (OPA_RANGE = 1)                                            | 100                       | 420  | 600  |       |
| GDW                               | Product                                        | Normal mode    | V <sub>DDA</sub> < 2.4 V                                   | 250                       | 700  | 950  |       |
|                                   |                                                | Low-power mode | (OPA_RANGE = 0)                                            | 40                        | 180  | 280  |       |
|                                   | Claw rate                                      | Normal mode    | V >24V                                                     | -                         | 700  | -    |       |
| SR <sup>(3)</sup>                 | Slew rate<br>(from 10 and                      | Low-power mode | - V <sub>DDA</sub> ≥ 2.4 V                                 | -                         | 180  | -    |       |
| 5R(*)                             | 90% of output                                  | Normal mode    | V 0.4.V                                                    | -                         | 300  | -    | V/ms  |
|                                   | voltage)                                       | Low-power mode | - V <sub>DDA</sub> < 2.4 V                                 | -                         | 80   | -    |       |
| 10                                |                                                | Normal mode    |                                                            | 55                        | 110  | -    | -10   |
| AO                                | Open loop gain                                 | Low-power mode |                                                            | 45                        | 110  | -    | dB    |
| V (3)                             | High saturation                                | Normal mode    | I <sub>load</sub> = max or R <sub>load</sub> =             | V <sub>DDA</sub> -<br>100 | -    | -    | mV    |
| V <sub>OHSAT</sub> <sup>(3)</sup> | voltage                                        | Low-power mode | min Input at V <sub>DDA</sub> .                            | V <sub>DDA</sub> -<br>50  | -    | -    |       |
| V <sub>OLSAT</sub> <sup>(3)</sup> | Low saturation                                 | Normal mode    | I <sub>load</sub> = max or R <sub>load</sub> =             | -                         | -    | 100  |       |
| ♥ OLSAT`´                         | voltage                                        | Low-power mode | min Input at 0.                                            | -                         | -    | 50   |       |
| ()                                | Phase margin                                   | Normal mode    |                                                            | -                         | 74   | -    | 0     |
| φ <sub>m</sub>                    | Filase Illaryill                               | Low-power mode |                                                            | - (                       | 66   | -    |       |

## Table 86. OPAMP characteristics<sup>(1)</sup> (continued)



| Symbol                  | Parameter                                          |                 | ditions                                                                                                                            | Min        | Тур        | Мах  | Unit  |
|-------------------------|----------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------|-------|
| <u></u>                 |                                                    | Normal mode     |                                                                                                                                    | -          | 13         | -    |       |
| GM                      | Gain margin                                        | Low-power mode  |                                                                                                                                    | -          | 20         | -    | dB    |
| +                       | Wake up time                                       | Normal mode     | $\begin{array}{l} C_{LOAD} \leq 50 \text{ pf,} \\ R_{LOAD} \geq 4  k\Omega \\ \text{follower} \\ \text{configuration} \end{array}$ | -          | 5          | 10   |       |
| <sup>t</sup> WAKEUP     | from OFF state.                                    | Low-power mode  | $C_{LOAD} \le 50 \text{ pf},$<br>$R_{LOAD} \ge 20 \text{ k}\Omega$<br>follower<br>configuration                                    | -          | 10         | 30   | μs    |
|                         |                                                    |                 | T <sub>J</sub> ≤ 75 °C                                                                                                             | -          | -          | 1    |       |
|                         |                                                    | Dedicated input | T <sub>J</sub> ≤ 85 °C                                                                                                             | -          | -          | 3    |       |
| I <sub>bias</sub>       | OPAMP input                                        | (UFBGA132 only) | T <sub>J</sub> ≤ 105 °C                                                                                                            | -          | -          | 8    | nA    |
| Dias                    | bias current                                       |                 | T <sub>J</sub> ≤ 125 °C                                                                                                            | -          | -          | 15   |       |
|                         |                                                    |                 | General purpose input (all packages except UFBGA132)                                                                               |            | -          | _(4) |       |
|                         | Non inverting<br>gain value                        |                 |                                                                                                                                    | -          | 2          | -    |       |
| PGA gain <sup>(3)</sup> |                                                    |                 |                                                                                                                                    | -          | 4          | -    |       |
| PGA gain 7              |                                                    |                 | -                                                                                                                                  | -          | 8          | -    | _     |
|                         |                                                    |                 | -                                                                                                                                  | 16         | -          |      |       |
|                         |                                                    | PGA Gain = 2    |                                                                                                                                    | -          | 80/80      | -    |       |
|                         | R2/R1 internal                                     | PGA Gain = 4    |                                                                                                                                    | -          | 120/<br>40 | -    |       |
| R <sub>network</sub>    | resistance<br>values in PGA<br>mode <sup>(5)</sup> | PGA Gain = 8    |                                                                                                                                    | -          | 140/<br>20 | -    | kΩ/kΩ |
|                         |                                                    | PGA Gain = 16   | -                                                                                                                                  | 150/<br>10 | -          |      |       |
| Delta R                 | Resistance<br>variation (R1 or<br>R2)              | -               |                                                                                                                                    | -15        | -          | 15   | %     |
| PGA gain error          | PGA gain error                                     |                 | -                                                                                                                                  | -1         | -          | 1    | %     |
|                         |                                                    | Gain = 2        | -                                                                                                                                  | -          | GBW/<br>2  | -    |       |
|                         | PGA bandwidth                                      | Gain = 4        | -                                                                                                                                  | -          | GBW/<br>4  | -    |       |
| PGA BW                  | for different non<br>inverting gain                |                 | -                                                                                                                                  | -          | GBW/<br>8  | -    | MHz   |
|                         |                                                    | Gain = 16       | -                                                                                                                                  | -          | GBW/<br>16 | -    | ]     |

194/258



| Table 66. OPAMP characteristics (continued) |                                      |                                       |                                            |     |     |        |      |  |
|---------------------------------------------|--------------------------------------|---------------------------------------|--------------------------------------------|-----|-----|--------|------|--|
| Symbol                                      | Parameter                            | Con                                   | ditions                                    | Min | Тур | Max    | Unit |  |
| en Voltage noise<br>density                 |                                      | Normal mode                           | at 1 kHz, Output loaded with 4 k $\Omega$  | -   | 500 | -      |      |  |
|                                             | Low-power mode                       | at 1 kHz, Output<br>loaded with 20 kΩ | -                                          | 600 | -   | nV/√Hz |      |  |
|                                             | density                              | Normal mode                           | at 10 kHz, Output loaded with 4 k $\Omega$ | -   | 180 | -      |      |  |
|                                             |                                      | Low-power mode                        | at 10 kHz, Output<br>loaded with 20 kΩ     | -   | 290 | -      |      |  |
| I <sub>DDA</sub> (OPAMP) <sup>(3)</sup>     | OPAMP                                | Normal mode                           | no Load, quiescent                         | -   | 120 | 260    |      |  |
|                                             | consumption<br>from V <sub>DDA</sub> | Low-power mode                        | mode                                       | -   | 45  | 100    | μA   |  |

## Table 86. OPAMP characteristics<sup>(1)</sup> (continued)

1. Guaranteed by design, unless otherwise specified.

2. The temperature range is limited to 0 °C-125 °C when  $V_{\text{DDA}}$  is below 2 V

3. Guaranteed by characterization results.

4. Mostly I/O leakage, when used in analog mode. Refer to IIkg parameter in Table 70: I/O static characteristics.

5. R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1



## 6.3.23 Temperature sensor characteristics

| Symbol                                        | Parameter                                                          | Min   | Тур  | Max   | Unit  |
|-----------------------------------------------|--------------------------------------------------------------------|-------|------|-------|-------|
| T <sub>L</sub> <sup>(1)</sup>                 | V <sub>TS</sub> linearity with temperature                         | -     | ±1   | ±2    | °C    |
| Avg_Slope <sup>(2)</sup>                      | Average slope                                                      | 2.3   | 2.5  | 2.7   | mV/°C |
| V <sub>30</sub>                               | Voltage at 30°C (±5 °C) <sup>(3)</sup>                             | 0.742 | 0.76 | 0.785 | V     |
| t <sub>START</sub><br>(TS_BUF) <sup>(1)</sup> | Sensor Buffer Start-up time in continuous mode <sup>(4)</sup>      | -     | 8    | 15    | μs    |
| t <sub>START</sub> <sup>(1)</sup>             | Start-up time when entering in continuous mode <sup>(4)</sup>      | -     | 70   | 120   | μs    |
| t <sub>S_temp</sub> <sup>(1)</sup>            | ADC sampling time when reading the temperature                     | 5     | -    | -     | μs    |
| I <sub>DD</sub> (TS) <sup>(1)</sup>           | Temperature sensor consumption from $V_{DD},$ when selected by ADC | -     | 4.7  | 7     | μA    |

| Table | 87.         | TS | characteristics |
|-------|-------------|----|-----------------|
| Table | <b>U</b> 1. |    | characteristics |

1. Guaranteed by design.

2. Guaranteed by characterization results.

3. Measured at  $V_{DDA}$  = 3.0 V ±10 mV. The  $V_{30}$  ADC conversion result is stored in the TS\_CAL1 byte. Refer to *Table 8: Temperature sensor calibration values*.

4. Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes.

## 6.3.24 V<sub>BAT</sub> monitoring characteristics

#### Table 88. V<sub>BAT</sub> monitoring characteristics

| Symbol                             | Parameter                               | Min | Тур | Max | Unit |
|------------------------------------|-----------------------------------------|-----|-----|-----|------|
| R                                  | Resistor bridge for V <sub>BAT</sub>    | -   | 39  | -   | kΩ   |
| Q                                  | Ratio on V <sub>BAT</sub> measurement   | -   | 3   | -   | -    |
| Er <sup>(1)</sup>                  | Error on Q                              | -10 | -   | 10  | %    |
| t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the VBAT | 12  | -   | -   | μs   |

1. Guaranteed by design.

#### Table 89. V<sub>BAT</sub> charging characteristics

| Symbol                            | Parameter | Conditions | Min | Тур | Max | Unit |
|-----------------------------------|-----------|------------|-----|-----|-----|------|
| -                                 | Battery   | VBRS = 0   | -   | 5   | -   |      |
| R <sub>BC</sub> charging resistor | VBRS = 1  | -          | 1.5 | -   | kΩ  |      |



## 6.3.25 LCD controller characteristics

The devices embed a built-in step-up converter to provide a constant LCD reference voltage independently from the V<sub>DD</sub> voltage. An external capacitor C<sub>ext</sub> must be connected to the VLCD pin to decouple this converter.

| Symbol                          | Parameter                                              | Conditions                                 | Min | Тур                  | Max | Unit |  |
|---------------------------------|--------------------------------------------------------|--------------------------------------------|-----|----------------------|-----|------|--|
| V <sub>LCD</sub>                | LCD external voltage                                   | -                                          | -   | 3.6                  |     |      |  |
| V <sub>LCD0</sub>               | LCD internal reference volta                           | ge 0                                       | -   | 2.62                 | -   |      |  |
| V <sub>LCD1</sub>               | LCD internal reference voltage 1                       |                                            |     | 2.76                 | -   |      |  |
| V <sub>LCD2</sub>               | LCD internal reference volta                           | ge 2                                       | -   | 2.89                 | -   |      |  |
| V <sub>LCD3</sub>               | LCD internal reference volta                           | ge 3                                       | -   | 3.04                 | -   | V    |  |
| $V_{LCD4}$                      | LCD internal reference volta                           | ge 4                                       | -   | 3.19                 | -   |      |  |
| $V_{LCD5}$                      | LCD internal reference volta                           | ge 5                                       | -   | 3.32                 | -   |      |  |
| V <sub>LCD6</sub>               | LCD internal reference volta                           | ge 6                                       | -   | 3.46                 | -   |      |  |
| V <sub>LCD7</sub>               | LCD internal reference volta                           | ge 7                                       | -   | 3.62                 | -   |      |  |
| C                               |                                                        | Buffer OFF<br>(BUFEN=0 is LCD_CR register) | 0.2 | -                    | 2   | μF   |  |
| Cext                            | C <sub>ext</sub> V <sub>LCD</sub> external capacitance | Buffer ON<br>(BUFEN=1 is LCD_CR register)  | 1   | -                    | 2   | μ    |  |
| ı (2)                           | Supply current from $V_{DD}$ at $V_{DD}$ = 2.2 V       | Buffer OFF<br>(BUFEN=0 is LCD_CR register) | -   | 3                    | -   |      |  |
| I <sub>LCD</sub> <sup>(2)</sup> | Supply current from $V_{DD}$ at $V_{DD}$ = 3.0 V       | Buffer OFF<br>(BUFEN=0 is LCD_CR register) | -   | 1.5                  | -   | μA   |  |
|                                 |                                                        | Buffer OFF<br>(BUFFEN = 0, PON = 0)        | -   | 0.5                  | -   |      |  |
|                                 | Supply current from V <sub>LCD</sub>                   | Buffer ON<br>(BUFFEN = 1, 1/2 Bias)        | -   | 0.6                  | -   |      |  |
| I <sub>VLCD</sub>               | $(V_{LCD} = 3 V)$                                      | Buffer ON<br>(BUFFEN = 1, 1/3 Bias)        | -   | 0.8                  | -   | μA   |  |
|                                 |                                                        | Buffer ON<br>(BUFFEN = 1, 1/4 Bias)        | -   | 1                    | -   |      |  |
| R <sub>HN</sub>                 | Total High Resistor value for                          | Low drive resistive network                | -   | 5.5                  | -   | MΩ   |  |
| R <sub>LN</sub>                 | Total Low Resistor value for                           | High drive resistive network               | -   | 240                  | -   | kΩ   |  |
| V <sub>44</sub>                 | Segment/Common highest level voltage                   |                                            |     | V <sub>LCD</sub>     | -   |      |  |
| V <sub>34</sub>                 | Segment/Common 3/4 level                               | on 3/4 level voltage                       |     | 3/4 V <sub>LCD</sub> | -   | 1    |  |
| V <sub>23</sub>                 | Segment/Common 2/3 level                               | voltage                                    | -   | 2/3 V <sub>LCD</sub> | -   |      |  |
| V <sub>12</sub>                 | Segment/Common 1/2 level                               | voltage                                    | -   | 1/2 V <sub>LCD</sub> | -   | V    |  |
| V <sub>13</sub>                 | Segment/Common 1/3 level                               | ment/Common 1/3 level voltage              |     |                      | -   | 1    |  |
| V <sub>14</sub>                 | Segment/Common 1/4 level                               | voltage                                    | -   | 1/4 V <sub>LCD</sub> | -   | 1    |  |
| V <sub>0</sub>                  | Segment/Common lowest le                               | evel voltage                               | -   | 0                    | -   | 1    |  |

| Table 90. | LCD | controller | characteristics <sup>(1)</sup> |
|-----------|-----|------------|--------------------------------|
|           |     |            |                                |



- 1. Guaranteed by design.
- 2. LCD enabled with 3 V internal step-up active, 1/8 duty, 1/4 bias, division ratio= 64, all pixels active, no LCD connected.



## 6.3.26 **DFSDM** characteristics

Unless otherwise specified, the parameters given in *Table 91* for DFSDM are derived from tests performed under the ambient temperature,  $f_{APB2}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 23: General operating conditions*.

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 x VDD

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (DFSDM1\_CKINy, DFSDM1\_DATINy, DFSDM1\_CKOUT for DFSDM).

| Symbol                                         | Parameter                                                | Conditions                                                                                    | Min                                         | Тур                  | Мах                                       | Unit |
|------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------|----------------------|-------------------------------------------|------|
| f <sub>DFSDMCLK</sub>                          | DFSDM clock                                              | -                                                                                             | -                                           | -                    | f <sub>SYSCLK</sub>                       |      |
| f <sub>CKIN</sub><br>(1/T <sub>CKIN</sub> )    | Input clock<br>frequency                                 | SPI mode (SITP[1:0] = 01)                                                                     | -                                           | -                    | 20<br>(f <sub>DFSDMCLK</sub> /4)          | MHz  |
| fскоит                                         | Output clock<br>frequency                                | -                                                                                             | -                                           | -                    | 20                                        | MHz  |
| DuCy <sub>CKOUT</sub>                          | Output clock<br>frequency<br>duty cycle                  | - 45 50 55                                                                                    |                                             | %                    |                                           |      |
| <sup>t</sup> wh(CKIN)<br><sup>t</sup> wl(CKIN) | Input clock<br>high and low<br>time                      | SPI mode (SITP[1:0] = 01),<br>External clock mode<br>(SPICKSEL[1:0] = 0)                      | T <sub>CKIN</sub> /2-0.5                    | T <sub>CKIN</sub> /2 | -                                         |      |
| t <sub>su</sub>                                | Data input<br>setup time                                 | SPI mode (SITP[1:0]=01),<br>External clock mode<br>(SPICKSEL[1:0] = 0)                        | 0                                           | -                    | -                                         |      |
| t <sub>h</sub>                                 | Data input<br>hold time                                  | SPI mode (SITP[1:0]=01),<br>External clock mode<br>(SPICKSEL[1:0] = 0)                        | 2                                           | -                    | -                                         | ns   |
| T <sub>Manchester</sub>                        | Manchester<br>data period<br>(recovered<br>clock period) | Manchester mode (SITP[1:0]<br>= 10 or 11),<br>Internal clock mode<br>(SPICKSEL[1:0] $\neq$ 0) | (CKOUT<br>DIV+1) x<br>T <sub>DFSDMCLK</sub> | -                    | (2 x CKOUTDIV)<br>x T <sub>DFSDMCLK</sub> |      |

Table 91. DFSDM characteristics<sup>(1)</sup>

1. Guaranteed by characterization results.





6.3.27 Timer characteristics

The parameters given in the following tables are guaranteed by design.

Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).



| Symbol                 | Parameter               | Conditions                     | Min    | Мах                     | Unit                 |  |
|------------------------|-------------------------|--------------------------------|--------|-------------------------|----------------------|--|
| t                      | Timer resolution time   | -                              | 1      | -                       | t <sub>TIMxCLK</sub> |  |
| t <sub>res(TIM)</sub>  |                         | f <sub>TIMxCLK</sub> = 80 MHz  | 12.5   | -                       | ns                   |  |
| f                      | Timer external clock    | -                              | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |  |
| f <sub>EXT</sub>       | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 80 MHz  | 0      | 40                      | MHz                  |  |
| Res <sub>TIM</sub>     | Timer resolution        | TIMx (except TIM2<br>and TIM5) | -      | 16                      | bit                  |  |
|                        |                         | TIM2 and TIM5                  | -      | 32                      |                      |  |
| +                      | 16-bit counter clock    | -                              | 1      | 65536                   | t <sub>TIMxCLK</sub> |  |
| <sup>t</sup> COUNTER   | period                  | f <sub>TIMxCLK</sub> = 80 MHz  | 0.0125 | 819.2                   | μs                   |  |
| t                      | Maximum possible count  | -                              | -      | 65536 × 65536           | t <sub>TIMxCLK</sub> |  |
| <sup>t</sup> MAX_COUNT | with 32-bit counter     | f <sub>TIMxCLK</sub> = 80 MHz  | -      | 53.68                   | S                    |  |

Table 92. TIMx<sup>(1)</sup> characteristics

1. TIMx, is used as a general term in which x stands for 1,2,3,4,5,6,7,8,15,16 or 17.

| Table 93. IWDG min/max timeout | period at 32 kHz (I | LSI) <sup>(1)</sup> |
|--------------------------------|---------------------|---------------------|
|--------------------------------|---------------------|---------------------|

| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit |
|-------------------|--------------|--------------------------------|--------------------------------|------|
| /4                | 0            | 0.125                          | 512                            |      |
| /8                | 1            | 0.250                          | 1024                           |      |
| /16               | 2            | 0.500                          | 2048                           |      |
| /32               | 3            | 1.0                            | 4096                           | ms   |
| /64               | 4            | 2.0                            | 8192                           |      |
| /128              | 5            | 4.0                            | 16384                          |      |
| /256              | 6 or 7       | 8.0                            | 32768                          |      |

1. The exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

| Prescaler | WDGTB | Min timeout value | Max timeout value | Unit |  |  |
|-----------|-------|-------------------|-------------------|------|--|--|
| 1         | 0     | 0.0512            | 3.2768            |      |  |  |
| 2         | 1     | 0.1024            | 6.5536            |      |  |  |
| 4         | 2     | 0.2048            | 13.1072           | ms   |  |  |
| 8         | 3     | 0.4096            | 26.2144           |      |  |  |



## 6.3.28 Communication interfaces characteristics

## I<sup>2</sup>C interface characteristics

The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s.

The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0351 reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DDIOX}$  is disabled, but is still present. Only FT\_f I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I2C I/Os characteristics.

All I2C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

| Symbol          | Parameter                                                              | Min               | Мах                | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns   |

#### Table 95. I2C analog filter characteristics<sup>(1)</sup>

1. Guaranteed by design.

2. Spikes with widths below  $t_{AF(min)}$  are filtered.

3. Spikes with widths above  $t_{AF(max)}$  are not filtered



Г

Т

#### **SPI characteristics**

Unless otherwise specified, the parameters given in *Table 96* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 23: General operating conditions*.

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub>

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

| Symbol                                       | Parameter                | Conditions                                                                              | Min                              | Тур               | Мах                  | Unit |
|----------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------|----------------------------------|-------------------|----------------------|------|
|                                              |                          | Master mode receiver/full duplex<br>2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1    |                                  |                   | 24                   |      |
|                                              |                          | Master mode receiver/full duplex<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1   |                                  |                   | 13                   |      |
|                                              |                          | Master mode transmitter<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1            |                                  |                   | 40                   |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>    | SPI clock frequency      | Slave mode receiver<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1                | -                                | -                 | 40                   | MHz  |
|                                              |                          | Slave mode transmitter/full duplex<br>2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1  |                                  |                   | 26 <sup>(2)</sup>    |      |
|                                              |                          | Slave mode transmitter/full duplex<br>1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 |                                  |                   | 16 <sup>(2)</sup>    |      |
|                                              |                          | Voltage Range 2                                                                         |                                  |                   | 13                   |      |
|                                              |                          | 1.08 < V <sub>DDIO2</sub> < 1.32 V <sup>(3)</sup>                                       |                                  |                   | 8                    |      |
| t <sub>su(NSS)</sub>                         | NSS setup time           | Slave mode, SPI prescaler = 2                                                           | 4 <sub>x</sub> T <sub>PCLK</sub> | -                 | -                    | ns   |
| t <sub>h(NSS)</sub>                          | NSS hold time            | Slave mode, SPI prescaler = 2                                                           | 2 <sub>x</sub> T <sub>PCLK</sub> | -                 | -                    | ns   |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time    | Master mode                                                                             | T <sub>PCLK</sub> -2             | T <sub>PCLK</sub> | T <sub>PCLK</sub> +2 | ns   |
| t <sub>su(MI)</sub>                          | Data input setup time    | Master mode                                                                             | 3.5                              | -                 | -                    | ns   |
| t <sub>su(SI)</sub>                          |                          | Slave mode                                                                              | 3                                | -                 | -                    | 115  |
| t <sub>h(MI)</sub>                           | Data input hold time     | Master mode                                                                             | 6.5                              | -                 | -                    | ns   |
| t <sub>h(SI)</sub>                           |                          | Slave mode                                                                              | 3 -                              |                   | -                    | 115  |
| t <sub>a(SO)</sub>                           | Data output access time  | Slave mode                                                                              | 9                                | -                 | 36                   | ns   |
| t <sub>dis(SO)</sub>                         | Data output disable time | Slave mode                                                                              | 9                                | -                 | 16                   | ns   |

| Table | 96. | SPI | characteristics <sup>(</sup> | 1) | ) |
|-------|-----|-----|------------------------------|----|---|
|-------|-----|-----|------------------------------|----|---|



| Symbol             | Parameter                    | Conditions                                                   | Min | Тур  | Мах  | Unit |
|--------------------|------------------------------|--------------------------------------------------------------|-----|------|------|------|
|                    | ))<br>Data output valid time | Slave mode 2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1  | -   | 12.5 | 19   |      |
| t <sub>v(SO)</sub> |                              | Slave mode 1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 | -   | 12.5 | 30   |      |
|                    |                              | Slave mode 1.71 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 2 | -   | 12.5 | 33   | ns   |
| -                  |                              | Slave mode 1.08 < $V_{DDIO2}$ < 1.32 $V^{(3)}$               | -   | 25   | 62.5 |      |
| t <sub>v(MO)</sub> |                              | Master mode                                                  | -   | 2.5  | 12.5 |      |
| t <sub>h(SO)</sub> |                              | Slave mode                                                   | 9   | -    | -    |      |
| -                  | Data output hold time        | Slave mode 1.08 < $V_{DDIO2}$ < 1.32 $V^{(3)}$               | 24  | -    | -    | ns   |
| t <sub>h(MO)</sub> |                              | Master mode                                                  | 0   | -    | -    |      |

## Table 96. SPI characteristics<sup>(1)</sup> (continued)

1. Guaranteed by characterization results.

2. Maximum frequency in Slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty(SCK) = 50 %.

3. SPI mapped on Port G.









Figure 32. SPI timing diagram - slave mode and CPHA = 1

1. Measurement points are done at CMOS levels: 0.3  $V_{\text{DD}}$  and 0.7  $V_{\text{DD}}.$ 



#### Figure 33. SPI timing diagram - master mode

1. Measurement points are done at CMOS levels: 0.3  $V_{\text{DD}}$  and 0.7  $V_{\text{DD}}.$ 



#### **Quad SPI characteristics**

Unless otherwise specified, the parameters given in *Table 97* and *Table 98* for Quad SPI are derived from tests performed under the ambient temperature,  $f_{AHB}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 23: General operating conditions*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 15 or 20 pF
- Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub>

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics.

| Symbol              | Parameter                | Conditions                                                                   | Min                    | Тур | Max                    | Unit   |
|---------------------|--------------------------|------------------------------------------------------------------------------|------------------------|-----|------------------------|--------|
|                     |                          | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1 | -                      | -   | 40                     |        |
| F <sub>СК</sub>     | Quad SPI clock frequency | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | -                      | -   | 48                     | MHz    |
| 1/t <sub>(CK)</sub> |                          | 2.7 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1  | -                      | -   | 60                     | 101112 |
|                     |                          | 1.71 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub> = 20 pF<br>Voltage Range 2  | -                      | -   | 26                     |        |
| t <sub>w(CKH)</sub> | Quad SPI clock high and  | f <sub>AHBCLK</sub> = 48 MHz, presc=0                                        | t <sub>(CK)</sub> /2-2 | -   | t <sub>(CK)</sub> /2   |        |
| t <sub>w(CKL)</sub> | low time                 | AHBCLK- 40 MI IZ, prese-0                                                    | t <sub>(СК)</sub> /2   | -   | t <sub>(CK)</sub> /2+2 |        |
| +                   | Data input setup time    | Voltage Range 1                                                              | 4                      | -   | -                      |        |
| t <sub>s(IN)</sub>  |                          | Voltage Range 2                                                              | 3.5                    | -   | -                      |        |
| +                   | Data input hold time     | Voltage Range 1                                                              | 5.5                    | -   | -                      | ns     |
| t <sub>h(IN)</sub>  |                          | Voltage Range 2                                                              | 6.5                    | -   | -                      | 115    |
| +                   | Data output valid time   | Voltage Range 1                                                              | -                      | 2.5 | 5                      | 1      |
| t <sub>v(OUT)</sub> | Data output valid time   | Voltage Range 2                                                              | -                      | 3   | 5                      |        |
| +                   | Data output hold time    | Voltage Range 1                                                              | 1.5                    | -   | -                      |        |
| t <sub>h(OUT)</sub> | Data output hold time    | Voltage Range 2                                                              | 2                      | -   | -                      |        |

| Table 97. Quad S | PI characteristics | in SDR | mode <sup>(1)</sup> |
|------------------|--------------------|--------|---------------------|
|------------------|--------------------|--------|---------------------|

1. Guaranteed by characterization results.



| Symbol                                      | Parameter Conditions   |                                                                              | Min                    | Тур | Max                    | Unit  |  |
|---------------------------------------------|------------------------|------------------------------------------------------------------------------|------------------------|-----|------------------------|-------|--|
| F <sub>CK</sub><br>1/t <sub>(CK)</sub>      |                        | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1 | -                      | -   | 40                     |       |  |
|                                             | Quad SPI clock         | 2 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 20 pF<br>Voltage Range 1    | -                      | -   | 48                     | – MHz |  |
|                                             | frequency              | 1.71 < V <sub>DD</sub> < 3.6 V, C <sub>LOAD</sub> = 15 pF<br>Voltage Range 1 | -                      | -   | 48                     |       |  |
|                                             |                        | 1.71 < V <sub>DD</sub> < 3.6 V C <sub>LOAD</sub> = 20 pF<br>Voltage Range 2  | -                      | -   | 26                     |       |  |
| t <sub>w(СКН)</sub>                         | Quad SPI clock high    | f <sub>AHBCLK</sub> = 48 MHz, presc=0                                        | t <sub>(CK)</sub> /2-2 | -   | t <sub>(CK)</sub> /2   |       |  |
| t <sub>w(CKL)</sub>                         | and low time           |                                                                              | t <sub>(CK)</sub> /2   | -   | t <sub>(CK)</sub> /2+2 |       |  |
| $t_{sf(IN)};t_{sr(IN)}$                     | Data input setup time  | Voltage Range 1 and 2                                                        | 3.5                    | -   | -                      |       |  |
| t <sub>hf(IN)</sub> ; t <sub>hr(IN)</sub>   | Data input hold time   | Vollage Range Tanu Z                                                         | 6.5                    | -   | -                      | ns    |  |
| 4 .4                                        | Data output valid time | Voltage Range 1                                                              |                        | 11  | 12                     | 115   |  |
| t <sub>vf(OUT)</sub> ;t <sub>vr(OUT)</sub>  | Data output valid time | Voltage Range 2                                                              | -                      | 15  | 19                     |       |  |
| t                                           | Data output hold time  | Voltage Range 1                                                              | 6                      | -   |                        | 1     |  |
| t <sub>hf(OUT)</sub> ; t <sub>hr(OUT)</sub> | Data output hold time  | Voltage Range 2                                                              | 8                      | -   | 1 -                    |       |  |

Table 98. QUADSPI characteristics in DDR mode<sup>(1)</sup>

1. Guaranteed by characterization results.











### **SAI characteristics**

Unless otherwise specified, the parameters given in *Table 99* for SAI are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in*Table 23: General operating conditions*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels:  $0.5 \times V_{DD}$

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CK,SD,FS).

| Symbol                                             | Parameter                                                           | Conditions                                                            | Min  | Мах  | Unit |
|----------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------|------|------|------|
| f <sub>MCLK</sub>                                  | SAI Main clock output                                               | -                                                                     | -    | 50   | MHz  |
| f <sub>CK</sub> SAI clock frequency <sup>(2)</sup> |                                                                     | Master transmitter<br>2.7 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1  | -    | 18.5 |      |
|                                                    |                                                                     | Master transmitter<br>1.71 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1 | -    | 12.5 |      |
|                                                    | Master receiver<br>Voltage Range 1                                  | -                                                                     | 25   |      |      |
|                                                    | Slave transmitter<br>2.7 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1 | -                                                                     | 22.5 | MHz  |      |
|                                                    |                                                                     | Slave transmitter<br>1.71 ≤ V <sub>DD</sub> ≤ 3.6<br>Voltage Range 1  | -    | 14.5 |      |
|                                                    |                                                                     | Slave receiver<br>Voltage Range 1                                     | -    | 25   |      |
|                                                    |                                                                     | Voltage Range 2                                                       | -    | 12.5 |      |
| +                                                  | FS valid time                                                       | Master mode<br>2.7 $\leq$ V <sub>DD</sub> $\leq$ 3.6                  | -    | 22   |      |
| t <sub>v(FS)</sub>                                 |                                                                     | Master mode<br>1.71 $\leq V_{DD} \leq 3.6$                            | -    | 40   | ns   |
| t <sub>h(FS)</sub>                                 | FS hold time                                                        | Master mode                                                           | 10   | -    | ns   |
| t <sub>su(FS)</sub>                                | FS setup time                                                       | Slave mode                                                            | 1    | -    | ns   |
| t <sub>h(FS)</sub>                                 | FS hold time                                                        | Slave mode                                                            | 2    | -    | ns   |
| t <sub>su(SD_A_MR)</sub>                           | Data input setup time                                               | Master receiver                                                       | 2.5  | -    | ns   |
| t <sub>su(SD_B_SR)</sub>                           |                                                                     | Slave receiver                                                        | 3    | -    | 115  |
| t <sub>h(SD_A_MR)</sub>                            | Data input hold time                                                | Master receiver                                                       | 8    | -    | ns   |
| $t_{h(SD\_B\_SR)}$                                 |                                                                     | Slave receiver                                                        | 4    | -    | 113  |

#### Table 99. SAI characteristics<sup>(1)</sup>

208/258



| Symbol                                         | Parameter                                                          | Conditions                                                                      | Min | Мах | Unit |
|------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|------|
|                                                |                                                                    | Slave transmitter (after enable edge)<br>$2.7 \le V_{DD} \le 3.6$               |     | 22  | ns   |
| t <sub>v(SD_B_ST)</sub> Data output valid time | Slave transmitter (after enable edge)<br>$1.71 \le V_{DD} \le 3.6$ | -                                                                               | 34  | 115 |      |
| t <sub>h(SD_B_ST)</sub>                        | Data output hold time                                              | Slave transmitter (after enable edge)                                           | 10  | -   | ns   |
| +                                              | Data output valid time                                             | Master transmitter (after enable edge)<br>2.7 $\leq$ V <sub>DD</sub> $\leq$ 3.6 | -   | 27  | ns   |
| <sup>t</sup> v(SD_A_MT)                        | Data output valid time                                             | Master transmitter (after enable edge)<br>$1.71 \le V_{DD} \le 3.6$             | -   | 40  | 115  |
| t <sub>h(SD_A_MT)</sub>                        | Data output hold time                                              | Master transmitter (after enable edge)                                          | 10  | -   | ns   |

Table 99. SAI characteristics<sup>(1)</sup> (continued)

1. Guaranteed by characterization results.

2. APB clock frequency must be at least twice SAI clock frequency.









Figure 37. SAI slave timing waveforms

#### **SDMMC** characteristics

Unless otherwise specified, the parameters given in *Table 100* for SDIO are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in *Table 23: General operating conditions*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub>

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output characteristics.

| Symbol                                                 | Parameter                             | Conditions               | Min | Тур | Max | Unit |  |  |
|--------------------------------------------------------|---------------------------------------|--------------------------|-----|-----|-----|------|--|--|
| f <sub>PP</sub>                                        | Clock frequency in data transfer mode | -                        | 0   | -   | 50  | MHz  |  |  |
| -                                                      | SDIO_CK/fPCLK2 frequency ratio        | -                        | -   | -   | 4/3 | -    |  |  |
| t <sub>W(CKL)</sub>                                    | Clock low time                        | f <sub>PP</sub> = 50 MHz | 8   | 10  | -   | ns   |  |  |
| t <sub>W(CKH)</sub>                                    | Clock high time                       | f <sub>PP</sub> = 50 MHz | 8   | 10  | -   | ns   |  |  |
| CMD, D inputs (referenced to CK) in MMC and SD HS mode |                                       |                          |     |     |     |      |  |  |
| t <sub>ISU</sub>                                       | Input setup time HS                   | f <sub>PP</sub> = 50 MHz | 2   | -   | -   | ns   |  |  |
| t <sub>IH</sub>                                        | Input hold time HS                    | f <sub>PP</sub> = 50 MHz | 4.5 | -   | -   | ns   |  |  |
| CMD, D outp                                            | uts (referenced to CK) in MMC and SD  | HS mode                  |     |     |     |      |  |  |
| t <sub>OV</sub>                                        | Output valid time HS                  | f <sub>PP</sub> = 50 MHz | -   | 12  | 14  | ns   |  |  |
| t <sub>OH</sub>                                        | Output hold time HS                   | f <sub>PP</sub> = 50 MHz | 9   | -   | -   | ns   |  |  |
| CMD, D inputs (referenced to CK) in SD default mode    |                                       |                          |     |     |     |      |  |  |
| t <sub>ISUD</sub>                                      | Input setup time SD                   | f <sub>PP</sub> = 50 MHz | 2   | -   | -   | ns   |  |  |
| t <sub>IHD</sub>                                       | Input hold time SD                    | f <sub>PP</sub> = 50 MHz | 4.5 | -   | -   | ns   |  |  |

Table 100. SD / MMC dynamic characteristics,  $V_{DD}$ =2.7 V to 3.6 V<sup>(1)</sup>

210/258



| Symbol                                               | Parameter                    | Conditions               | Min | Тур | Max | Unit |  |
|------------------------------------------------------|------------------------------|--------------------------|-----|-----|-----|------|--|
| CMD, D outputs (referenced to CK) in SD default mode |                              |                          |     |     |     |      |  |
| t <sub>OVD</sub>                                     | Output valid default time SD | f <sub>PP</sub> = 50 MHz | -   | 4.5 | 5   | ns   |  |
| t <sub>OHD</sub>                                     | Output hold default time SD  | f <sub>PP</sub> = 50 MHz | 0   | -   | -   | ns   |  |

| Table 100. SD / MMC dynamic characteristi | cs, V <sub>DD</sub> =2.7 V | to 3.6 | V <sup>(1)</sup> (c | ontinu | ed) |
|-------------------------------------------|----------------------------|--------|---------------------|--------|-----|
|                                           |                            |        |                     |        |     |

1. Guaranteed by characterization results.

| Table 101. eMMC dynamic characteristics, V | / <sub>DD</sub> = 1.71 V to 1.9 V <sup>(1)(2)</sup> |
|--------------------------------------------|-----------------------------------------------------|
|--------------------------------------------|-----------------------------------------------------|

| Symbol                                         | Parameter                                  | Conditions               | Min | Тур  | Max  | Unit |  |  |
|------------------------------------------------|--------------------------------------------|--------------------------|-----|------|------|------|--|--|
| f <sub>PP</sub>                                | Clock frequency in data transfer mode      | -                        | 0   | -    | 50   | MHz  |  |  |
| -                                              | SDIO_CK/f <sub>PCLK2</sub> frequency ratio | -                        | -   | -    | 4/3  | -    |  |  |
| t <sub>W(CKL)</sub>                            | Clock low time                             | f <sub>PP</sub> = 50 MHz | 8   | 10   | -    | ns   |  |  |
| t <sub>W(CKH)</sub>                            | Clock high time                            | f <sub>PP</sub> = 50 MHz | 8   | 10   | -    | ns   |  |  |
| CMD, D inputs (referenced to CK) in eMMC mode  |                                            |                          |     |      |      |      |  |  |
| t <sub>ISU</sub>                               | Input setup time HS                        | f <sub>PP</sub> = 50 MHz | 0   | -    | -    | ns   |  |  |
| t <sub>IH</sub>                                | Input hold time HS                         | f <sub>PP</sub> = 50 MHz | 5   | -    | -    | ns   |  |  |
| CMD, D outputs (referenced to CK) in eMMC mode |                                            |                          |     |      |      |      |  |  |
| t <sub>OV</sub>                                | Output valid time HS                       | f <sub>PP</sub> = 50 MHz | -   | 13.5 | 15.5 | ns   |  |  |
| t <sub>ОН</sub>                                | Output hold time HS                        | f <sub>PP</sub> = 50 MHz | 9   | -    | -    | ns   |  |  |

1. Guaranteed by characterization results.

2. C<sub>LOAD</sub> = 20pF.

| Figure 38. SDIO high-speed mode | Figure | 38. | SDIO | high-speed | mode |
|---------------------------------|--------|-----|------|------------|------|
|---------------------------------|--------|-----|------|------------|------|





### USB OTG full speed (FS) characteristics

The STM32L486xx USB interface is fully compliant with the USB specification version 2.0 and is USB-IF certified (for Full-speed device operation).

| Symbol             | Parameter                                           | Conditions                                            | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-----------------------------------------------------|-------------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>DDUSB</sub> | USB OTG full speed transceiver<br>operating voltage | -                                                     | 3.0 <sup>(2)</sup> | -    | 3.6                | V    |
| $V_{DI}^{(3)}$     | Differential input sensitivity                      | Over VCM range                                        | 0.2                | -    | -                  |      |
| $V_{CM}^{(3)}$     | Differential input common mode range                | Includes V <sub>DI</sub> range                        | 0.8                | -    | 2.5                | V    |
| $V_{SE}^{(3)}$     | Single ended receiver input threshold               | -                                                     | 0.8                | -    | 2.0                |      |
| V <sub>OL</sub>    | Static output level low                             | ${\sf R}_L$ of 1.5 k $ \Omega$ to 3.6 $V^{(4)}$       | -                  | -    | 0.3                | v    |
| V <sub>OH</sub>    | Static output level high                            | $R_L$ of 15 k $\Omega$ to $V_{SS}{}^{(4)}$            | 2.8                | -    | 3.6                | v    |
| $R_{PD}^{(3)}$     | Pull down resistor on PA11,<br>PA12 (USB_FS_DP/DM)  | V <sub>IN</sub> = V <sub>DD</sub>                     | 14.25              | -    | 24.8               | kΩ   |
|                    | Pull Up Resistor on PA12<br>(USB_FS_DP)             | $V_{IN}$ = $V_{SS}$ , during idle                     | 0.9                | 1.25 | 1.575              | kΩ   |
| $R_{PU}^{(3)}$     | Pull Up Resistor on PA12<br>(USB_FS_DP)             | V <sub>IN</sub> = V <sub>SS</sub> during<br>reception | 1.425              | 2.25 | 3.09               | kΩ   |
|                    | Pull Up Resistor on PA10<br>(OTG_FS_ID)             | -                                                     | -                  | -    | 14.5               | kΩ   |

1. All the voltages are measured from the local ground potential.

2. The USB OTG full speed transceiver functionality is ensured down to 2.7 V but not the full USB full speed electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DD</sub> voltage range.

3. Guaranteed by design.

4. RL is the load connected on the USB OTG full speed drivers.

Note:

When VBUS sensing feature is enabled, PA9 should be left at its default state (floating input), not as alternate function. A typical 200  $\mu$ A current consumption of the sensing block (current to voltage conversion to determine the different sessions) can be observed on PA9 when the feature is enabled.





## Figure 40. USB OTG timings – definition of data signal rise and fall time

## Table 103. USB OTG electrical characteristics<sup>(1)</sup>

| Driver characteristics |                                         |                                |     |     |      |  |  |  |  |
|------------------------|-----------------------------------------|--------------------------------|-----|-----|------|--|--|--|--|
| Symbol                 | Parameter                               | Conditions                     | Min | Мах | Unit |  |  |  |  |
| t <sub>rLS</sub>       | Rise time in LS <sup>(2)</sup>          | C <sub>L</sub> = 200 to 600 pF | 75  | 300 | ns   |  |  |  |  |
| t <sub>fLS</sub>       | Fall time in LS <sup>(2)</sup>          | C <sub>L</sub> = 200 to 600 pF | 75  | 300 | ns   |  |  |  |  |
| t <sub>rfmLS</sub>     | Rise/ fall time matching in LS          | t <sub>r</sub> /t <sub>f</sub> | 80  | 125 | %    |  |  |  |  |
| t <sub>rFS</sub>       | Rise time in FS <sup>(2)</sup>          | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |  |
| t <sub>fFS</sub>       | Fall time in FS <sup>(2)</sup>          | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |  |  |  |
| t <sub>rfmFS</sub>     | Rise/ fall time matching in FS          | t <sub>r</sub> /t <sub>f</sub> | 90  | 111 | %    |  |  |  |  |
| V <sub>CRS</sub>       | Output signal crossover voltage (LS/FS) | -                              | 1.3 | 2.0 | V    |  |  |  |  |
| Z <sub>DRV</sub>       | Output driver impedance <sup>(3)</sup>  | Driving high or low            | 28  | 44  | Ω    |  |  |  |  |

1. Guaranteed by design.

Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0). 2.

No external termination series resistors are required on DP (D+) and DM (D-) pins since the matching impedance is included in the embedded driver. 3.

| Symbol                  | Parameter                                       | Conditions | Min. | Тур. | Max. | Unit |
|-------------------------|-------------------------------------------------|------------|------|------|------|------|
| I <sub>DD(USBBCD)</sub> | Primary detection mode consumption              | -          | -    | -    | 300  | μA   |
|                         | Secondary detection mode consumption            | -          | -    | -    | 300  | μA   |
| RDAT_LKG                | Data line leakage resistance                    | -          | 300  | -    | -    | kΩ   |
| VDAT_LKG                | Data line leakage voltage                       | -          | 0.0  | -    | 3.6  | V    |
| RDCP_DAT                | Dedicated charging port resistance across D+/D- | -          | -    | -    | 200  | Ω    |
| VLGC_HI                 | Logic high                                      | -          | 2.0  | -    | 3.6  | V    |
| VLGC_LOW                | Logic low                                       | -          | -    | -    | 0.8  | V    |
| VLGC                    | Logic threshold                                 | -          | 0.8  |      | 2.0  | V    |

## Table 104. USB BCD DC electrical characteristics<sup>(1)</sup>



|          | (continuou)         |            |      |      |      |      |
|----------|---------------------|------------|------|------|------|------|
| Symbol   | Parameter           | Conditions | Min. | Тур. | Max. | Unit |
| VDAT_REF | Data detect voltage | -          | 0.25 | -    | 0.4  | V    |
| VDP_SRC  | D+ source voltage   | -          | 0.5  | -    | 0.7  | V    |
| VDM_SRC  | D- source voltage   | -          | 0.5  | -    | 0.7  | V    |
| IDP_SINK | D+ sink current     | -          | 25   | -    | 175  | μA   |
| IDM_SINK | D- sink current     | -          | 25   | -    | 175  | μA   |

Table 104. USB BCD DC electrical characteristics<sup>(1)</sup> (continued)

1. Guaranteed by design.

#### CAN (controller area network) interface

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX).

214/258



## 6.3.29 FSMC characteristics

Unless otherwise specified, the parameters given in *Table 105* to *Table 118* for the FMC interface are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 23*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output

characteristics.

#### Asynchronous waveforms and timings

*Figure 41* through *Figure 44* represent asynchronous waveforms and *Table 105* through *Table 112* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- AddressSetupTime = 0x1
- AddressHoldTime = 0x1
- DataSetupTime = 0x1 (except for asynchronous NWAIT mode, DataSetupTime = 0x5)
- BusTurnAroundDuration = 0x0

In all timing tables, the THCLK is the HCLK clock period.





Figure 41. Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms

216/258



| Symbol                    | Parameter                             | Min                     | Мах                     | Unit |
|---------------------------|---------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low            | 0                       | 1                       |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                      | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +1   |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time | 0                       | -                       |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid            | -                       | 3.5                     |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high  | 0                       | -                       |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid           | -                       | 2                       | ns   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL hold time after FMC_NOE high   | 0                       | -                       | 115  |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time       | T <sub>HCLK</sub> -1    | -                       |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time      | T <sub>HCLK</sub> -0.5  | -                       |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high     | 0                       | -                       |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high     | 0                       | -                       |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low           | -                       | 1                       | ]    |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                     | -                       | T <sub>HCLK</sub> +0.5  |      |

Table 105. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)(2)</sup>

2. Guaranteed by characterization results.

# Table 106. Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings<sup>(1)(2)</sup>

| Symbol                    | Parameter                                 | Min                     | Мах                     | Unit |
|---------------------------|-------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 7T <sub>HCLK</sub> -0.5 | 7T <sub>HCLK</sub> +0.5 |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 5T <sub>HCLK</sub> -0.5 | 5T <sub>HCLK</sub> +0.5 |      |
| t <sub>w(NWAIT)</sub>     | FMC_NWAIT low time                        | T <sub>HCLK</sub> -0.5  | -                       | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5T <sub>HCLK</sub> +2   | -                       |      |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub>      | -                       |      |

1. CL = 30 pF.

2. Guaranteed by characterization results.





Figure 42. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms

| Symbol                   | Parameter                             | Min                    | Мах                    | Unit |
|--------------------------|---------------------------------------|------------------------|------------------------|------|
| t <sub>w(NE)</sub>       | FMC_NE low time                       | 3T <sub>HCLK</sub> -1  | 3T <sub>HCLK</sub> +2  |      |
| t <sub>v(NWE_NE)</sub>   | FMC_NEx low to FMC_NWE low            | T <sub>HCLK</sub> -0.5 | T <sub>HCLK</sub> +1.5 |      |
| t <sub>w(NWE)</sub>      | FMC_NWE low time                      | Т <sub>НСLК</sub> -1   | T <sub>HCLK</sub> +1   |      |
| t <sub>h(NE_NWE)</sub>   | FMC_NWE high to FMC_NE high hold time | T <sub>HCLK</sub> -0.5 | -                      |      |
| t <sub>v(A_NE)</sub>     | FMC_NEx low to FMC_A valid            | -                      | 0                      |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FMC_NWE high  | T <sub>HCLK</sub> -1   | -                      | ns   |
| $t_{v(BL_NE)}$           | FMC_NEx low to FMC_BL valid           | -                      | 1.5                    | 115  |
| t <sub>h(BL_NWE)</sub>   | FMC_BL hold time after FMC_NWE high   | T <sub>HCLK</sub> -0.5 | -                      |      |
| t <sub>v(Data_NE)</sub>  | Data to FMC_NEx low to Data valid     | -                      | T <sub>HCLK</sub> +4   |      |
| t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high     | T <sub>HCLK</sub> +1   | -                      |      |
| t <sub>v(NADV_NE)</sub>  | FMC_NEx low to FMC_NADV low           | -                      | 1                      |      |
| t <sub>w(NADV)</sub>     | FMC_NADV low time                     | _                      | T <sub>HCLK</sub> +0.5 |      |

2. Guaranteed by characterization results.



| Symbol                    | Parameter                                 | Min                     | Мах                     | Unit |
|---------------------------|-------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8T <sub>HCLK</sub> +0.5 | 8T <sub>HCLK</sub> +0.5 |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 6T <sub>HCLK</sub> -0.5 | 6T <sub>HCLK</sub> +0.5 | ne   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 6T <sub>HCLK</sub> +2   | -                       | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +2   | -                       |      |

Table 108. Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings<sup>(1)(2)</sup>

2. Guaranteed by characterization results.



### Figure 43. Asynchronous multiplexed PSRAM/NOR read waveforms



| Table 109. Asynchronous multiplexed PSRAM/NOR read timings |                                                        |                         |                         |      |  |  |
|------------------------------------------------------------|--------------------------------------------------------|-------------------------|-------------------------|------|--|--|
| Symbol                                                     | Parameter                                              | Min                     | Мах                     | Unit |  |  |
| t <sub>w(NE)</sub>                                         | FMC_NE low time                                        | 3T <sub>HCLK</sub> -0.5 | 3T <sub>HCLK</sub> +2   |      |  |  |
| t <sub>v(NOE_NE)</sub>                                     | FMC_NEx low to FMC_NOE low                             | 2T <sub>HCLK</sub> -0.5 | 2T <sub>HCLK</sub> +0.5 |      |  |  |
| t <sub>w(NOE)</sub>                                        | FMC_NOE low time                                       | T <sub>HCLK</sub> +0.5  | T <sub>HCLK</sub> +1    |      |  |  |
| t <sub>h(NE_NOE)</sub>                                     | FMC_NOE high to FMC_NE high hold time                  | 0                       | -                       |      |  |  |
| t <sub>v(A_NE)</sub>                                       | FMC_NEx low to FMC_A valid                             | -                       | 3                       |      |  |  |
| t <sub>v(NADV_NE)</sub>                                    | FMC_NEx low to FMC_NADV low                            | 0                       | 1                       |      |  |  |
| t <sub>w(NADV)</sub>                                       | FMC_NADV low time                                      | T <sub>HCLK</sub> -0.5  | T <sub>HCLK</sub> +1    |      |  |  |
| t <sub>h(AD_NADV)</sub>                                    | FMC_AD(address) valid hold time after<br>FMC_NADV high | 0                       | -                       | ns   |  |  |
| t <sub>h(A_NOE)</sub>                                      | Address hold time after FMC_NOE high                   | T <sub>HCLK</sub> -0.5  | -                       |      |  |  |
| t <sub>h(BL_NOE)</sub>                                     | FMC_BL time after FMC_NOE high                         | 0                       | -                       |      |  |  |
| t <sub>v(BL_NE)</sub>                                      | FMC_NEx low to FMC_BL valid                            | -                       | 2                       |      |  |  |
| t <sub>su(Data_NE)</sub>                                   | Data to FMC_NEx high setup time                        | T <sub>HCLK</sub> -2    | -                       |      |  |  |
| t <sub>su(Data_NOE)</sub>                                  | Data to FMC_NOE high setup time                        | T <sub>HCLK</sub> -1    | -                       |      |  |  |
| t <sub>h(Data_NE)</sub>                                    | Data hold time after FMC_NEx high                      | 0                       | -                       |      |  |  |
| t <sub>h(Data_NOE)</sub>                                   | Data hold time after FMC_NOE high                      | 0                       | -                       |      |  |  |

| Table 109. Asynchronous multiplexed PSRAM/NOR read timings <sup>(1)(2)</sup> |  |
|------------------------------------------------------------------------------|--|
| able 103. Asylicii olious multiplexeu FSRAM/NOR leau timings ~~ /            |  |

2. Guaranteed by characterization results.

| Table 110. Asynchronous | s multiplexed PSRAM/NOR read-NWAIT timings <sup>(1)(2)</sup> |
|-------------------------|--------------------------------------------------------------|
|                         |                                                              |

| Symbol                    | Parameter                                 | Min                     | Max                     | Unit |
|---------------------------|-------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8T <sub>HCLK</sub> +2   | 8T <sub>HCLK</sub> +4   |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 5T <sub>HCLK</sub> -1   | 5T <sub>HCLK</sub> +1.5 | ns   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5T <sub>HCLK</sub> +1.5 | -                       | 113  |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +1   | -                       |      |

1. CL = 30 pF.

2. Guaranteed by characterization results.





Figure 44. Asynchronous multiplexed PSRAM/NOR write waveforms



| Symbol                    | Parameter                                             | Min                      | Max                          | Unit |
|---------------------------|-------------------------------------------------------|--------------------------|------------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                       | 4T <sub>HCLK</sub> -0.5  | 4T <sub>HCLK</sub> +2        |      |
| t <sub>v(NWE_NE)</sub>    | FMC_NEx low to FMC_NWE low                            | T <sub>HCLK</sub> -0.5   | T <sub>HCLK</sub> +1         |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                                      | 2xT <sub>HCLK</sub> -1.5 | 2xT <sub>HCLK</sub> +1.<br>5 |      |
| t <sub>h(NE_NWE)</sub>    | FMC_NWE high to FMC_NE high hold time                 | T <sub>HCLK</sub> -0.5   | -                            |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                            | -                        | 3                            |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low                           | 0                        | 1                            |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                     | T <sub>HCLK</sub> -0.5   | T <sub>HCLK</sub> +1         | ns   |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(adress) valid hold time after<br>FMC_NADV high | T <sub>HCLK</sub> -2     | -                            |      |
| t <sub>h(A_NWE)</sub>     | Address hold time after FMC_NWE high                  | T <sub>HCLK</sub> -1     | -                            |      |
| t <sub>h(BL_NWE)</sub>    | FMC_BL hold time after FMC_NWE high                   | T <sub>HCLK</sub> +0.5   | -                            |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                           | -                        | 1.5                          | 1    |
| t <sub>v(Data_NADV)</sub> | FMC_NADV high to Data valid                           | -                        | T <sub>HCLK</sub> +4         | ]    |
| t <sub>h(Data_NWE)</sub>  | Data hold time after FMC_NWE high                     | T <sub>HCLK</sub> +0.5   | -                            | ]    |

Table 111. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)(2)</sup>

| t <sub>h(BL_NWE)</sub>    | FMC_BL hold time after FMC_NWE high   | T <sub>HCLK</sub> +0.5   | -                          |      |
|---------------------------|---------------------------------------|--------------------------|----------------------------|------|
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid           | -                        | 1.5                        |      |
| t <sub>v(Data_NADV)</sub> | FMC_NADV high to Data valid           | -                        | T <sub>HCLK</sub> +4       |      |
| t <sub>h(Data_NWE)</sub>  | Data hold time after FMC_NWE high     | T <sub>HCLK</sub> +0.5   | -                          |      |
| 1. CL = 30 pF             |                                       |                          |                            |      |
| 2. Guaranteed             | by characterization results.          |                          |                            |      |
|                           |                                       |                          |                            |      |
| Table 11                  | 2. Asynchronous multiplexed PSRAM/NOR | R write-NWAI             | Γ timings <sup>(1)(2</sup> | )    |
| Symbol                    | Parameter                             | Min                      | Max                        | Unit |
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 9T <sub>HCLK</sub> -0.5  | 9T <sub>HCLK</sub> +2      |      |
| t <sub>w(NWE)</sub>       | FMC NWE low time                      | 7Т <sub>НСІ К</sub> -1.5 | 7T <sub>HCLK</sub> +1.5    | ĺ    |

6T<sub>HCLK</sub>+2

4T<sub>HCLK</sub>-3

\_

\_

t<sub>h(NE\_NWAIT)</sub> 1. CL = 30 pF.

t<sub>su(NWAIT\_NE)</sub>

2. Guaranteed by characterization results.

### Synchronous waveforms and timings

Figure 45 through Figure 48 represent synchronous waveforms and Table 113 through Table 116 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- BurstAccessMode = FMC\_BurstAccessMode\_Enable •
- MemoryType = FMC\_MemoryType\_CRAM •
- WriteBurst = FMC\_WriteBurst\_Enable
- CLKDivision = 1
- DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM

FMC\_NWAIT valid before FMC\_NEx high

FMC\_NEx hold time after FMC\_NWAIT invalid

BUSTURN = 0 tw(CLK) I tw(CLK) FMC\_CLK Data latency = 0 <sup>t</sup>d(CL<sup>i</sup>KL-NExL) td(CLKH-NExH) FMC\_NEx td(CLKL-NADVL) <sup>● t</sup>d(CL¦KL-NADVH) FMC\_NADV td(CLKL-AV) td(CL¦KH-AIV) + < FMC\_A[25:16] td(CLKH-NOEH) td(CLKL-NØEL) FMC\_NOE l<mark>◄ ▶</mark>th(CLKH-ADV) td(CLKL-ADIV) <sup>t</sup>su(Å₽V-CLKH) ++++ <sup>t</sup>su(ADV-ĊLKH)++++++ <sup>t</sup>h(CL'KH-ADV) <sup>t</sup>d(CLKL-ADV) ► AD[15:0] FMC\_AD[15:0] ₿1 D2 tsu(NWA)TV-CLKH)-⋫ <sup>-t</sup>h(CLKH-NWAITV) FMC\_NWAIT (WAITCFG = 1b, WAITPOL + 0b) <sup>t</sup>su(NWAITV-CLKH) <sup>-t</sup>h(¢LKH-NWAITV) FMC\_NWAIT (WAITCFG = 0b, WAITPOL + 0b) <sup>t</sup>su(NWA¦ITV-CLKH)<sup>|</sup>◀ ▶|◀ Interpretation and the second sec MS32757V1

In all timing tables, the  $T_{\mbox{HCLK}}$  is the HCLK clock period.



Figure 45. Synchronous multiplexed NOR/PSRAM read timings



| Symbol                      | Parameter                                    | Min                    | Max | Unit |
|-----------------------------|----------------------------------------------|------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                               | 2T <sub>HCLK</sub> -1  | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)            | -                      | 2   |      |
| t <sub>d(CLKH_NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)         | T <sub>HCLK</sub> +0.5 | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                  | -                      | 2.5 |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                 | 1                      | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)         | -                      | 3.5 |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)      | T <sub>HCLK</sub>      | -   |      |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                   | -                      | 1.5 | ns   |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high                 | T <sub>HCLK</sub> +1   | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid            | -                      | 4   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid          | 0                      | -   |      |
| t <sub>su(ADV-CLKH)</sub>   | FMC_A/D[15:0] valid data before FMC_CLK high | 0                      | -   |      |
| t <sub>h(CLKH-ADV)</sub>    | FMC_A/D[15:0] valid data after FMC_CLK high  | 2.5                    | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high          | 0                      | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high           | 4                      | -   |      |

| Table 113 Synchronous multi  | plexed NOR/PSRAM read timings <sup>(1)(2)</sup> |
|------------------------------|-------------------------------------------------|
| Table 113. Synchronous multi | Diexed NOR/PSRAW read timings ''/-'             |

2. Guaranteed by characterization results.

224/258





Figure 46. Synchronous multiplexed PSRAM write timings



| Symbol                      | Parameter                                                                           | Min                    | Max | Unit |
|-----------------------------|-------------------------------------------------------------------------------------|------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                                                                      | 2T <sub>HCLK</sub> -1  | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)                                                   | -                      | 2   |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)                                                | T <sub>HCLK</sub> +0.5 | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                                                         | -                      | 2.5 |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                                                        | 1                      | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)                                                | -                      | 3.5 |      |
| t <sub>d(CLKH-AIV)</sub>    | KH-AIV)         FMC_CLK high to FMC_Ax invalid (x=1625)         T <sub>HCLK</sub> - |                        | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low - 2                                                      |                        | 2   |      |
| t <sub>d(CLKH-NWEH)</sub>   | FMC_CLK high to FMC_NWE high                                                        | T <sub>HCLK</sub> +1   | -   | ns   |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid                                                   | -                      | 4   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid                                                 | 0                      | -   |      |
| t <sub>d(CLKL-DATA)</sub>   | FMC_A/D[15:0] valid data after FMC_CLK low                                          | -                      | 5.5 |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low                                                          | -                      | 2.5 |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high                                                        | T <sub>HCLK</sub> +1   | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high                                                 | 0                      | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high                                                  | 4                      | -   |      |

| T-1.1. 444. O                                                            |
|--------------------------------------------------------------------------|
| Table 114. Synchronous multiplexed PSRAM write timings <sup>(1)(2)</sup> |

2. Guaranteed by characterization results.

226/258





Figure 47. Synchronous non-multiplexed NOR/PSRAM read timings

| Table 115. Synchronous non-multiplexed NOR/PSRAM read timings <sup>(1</sup> |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

| Symbol                      | Parameter                                               | Min                    | Max | Unit |
|-----------------------------|---------------------------------------------------------|------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                                          | 2T <sub>HCLK</sub>     | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)                       | -                      | 2.5 |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)                    | T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                             | -                      | 2   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                            | 0.5                    | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)                    | -                      | 3.5 |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625) T <sub>HC</sub> |                        | -   | ns   |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                              | -                      | 2   |      |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high                            | T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>su(DV-CLKH)</sub>    | FMC_D[15:0] valid data before FMC_CLK high              | 0                      | -   |      |
| t <sub>h(CLKH-DV)</sub>     | FMC_D[15:0] valid data after FMC_CLK high               | 5                      | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high                     | 0                      | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high                      | 4                      | -   |      |



- 1. CL = 30 pF.
- 2. Guaranteed by characterization results.



### Figure 48. Synchronous non-multiplexed PSRAM write timings

228/258



| Symbol                      | Parameter                                | Min                     | Мах | Unit |
|-----------------------------|------------------------------------------|-------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                           | 2T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)        | -                       | 2   |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)     | T <sub>HCLK</sub> +0.5  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low              | -                       | 2   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high             | 2.5                     | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)     | -                       | 5   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)  | T <sub>HCLK</sub> -1    | -   | ns   |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low               | -                       | 2   | 115  |
| t <sub>d(CLKH-NWEH)</sub>   | FMC_CLK high to FMC_NWE high             | T <sub>HCLK</sub> -1    | -   |      |
| t <sub>d(CLKL-Data)</sub>   | FMC_D[15:0] valid data after FMC_CLK low | -                       | 4.5 |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low               | 1.5                     | -   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high             | T <sub>HCLK</sub> +1    | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high      | 0                       | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high       | 4                       | -   |      |

 Table 116. Synchronous non-multiplexed PSRAM write timings<sup>(1)(2)</sup>

2. Guaranteed by characterization results.

### NAND controller waveforms and timings

*Figure 49* through *Figure 52* represent synchronous waveforms, and *Table 117* and *Table 118* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- COM.FMC\_SetupTime = 0x02
- COM.FMC\_WaitSetupTime = 0x03
- COM.FMC\_HoldSetupTime = 0x02
- COM.FMC\_HiZSetupTime = 0x03
- ATT.FMC\_SetupTime = 0x01
- ATT.FMC\_WaitSetupTime = 0x03
- ATT.FMC\_HoldSetupTime = 0x02
- ATT.FMC\_HiZSetupTime = 0x03
- Bank = FMC\_Bank\_NAND
- MemoryDataWidth = FMC\_MemoryDataWidth\_16b
- ECC = FMC\_ECC\_Enable
- ECCPageSize = FMC\_ECCPageSize\_512Bytes
- TCLRSetupTime = 0
- TARSetupTime = 0

In all timing tables, the  $T_{HCLK}$  is the HCLK clock period.





Figure 49. NAND controller waveforms for read access

Figure 50. NAND controller waveforms for write access











Figure 52. NAND controller waveforms for common memory write access

Table 117. Switching characteristics for NAND Flash read cycles<sup>(1)(2)</sup>

| Symbol                  | Parameter                                  | Min                   | Max                   | Unit |
|-------------------------|--------------------------------------------|-----------------------|-----------------------|------|
| T <sub>w(N0E)</sub>     | FMC_NOE low width                          | 4T <sub>HCLK</sub> -1 | 4T <sub>HCLK</sub> +1 |      |
| T <sub>su(D-NOE)</sub>  | FMC_D[15-0] valid data before FMC_NOE high | 16                    | -                     |      |
| T <sub>h(NOE-D)</sub>   | FMC_D[15-0] valid data after FMC_NOE high  | 6                     | -                     | ns   |
| T <sub>d(NCE-NOE)</sub> | FMC_NCE valid before FMC_NOE low           | -                     | 3T <sub>HCLK</sub> +1 |      |
| T <sub>h(NOE-ALE)</sub> | FMC_NOE high to FMC_ALE invalid            | 2T <sub>HCLK</sub> -2 | -                     |      |

2. Guaranteed by characterization results.

| Table 118. Switching characteristics for NAND Flash write cycles <sup>(1)(2)</sup> | Table 118. Switching | characteristics for NAND | Flash write cvcles <sup>(1)(2)</sup> |
|------------------------------------------------------------------------------------|----------------------|--------------------------|--------------------------------------|
|------------------------------------------------------------------------------------|----------------------|--------------------------|--------------------------------------|

| Symbol                  | Parameter                             | Min                   | Max                   | Unit |
|-------------------------|---------------------------------------|-----------------------|-----------------------|------|
| T <sub>w(NWE)</sub>     | FMC_NWE low width                     | 4T <sub>HCLK</sub> -1 | 4T <sub>HCLK</sub> +1 |      |
| T <sub>v(NWE-D)</sub>   | FMC_NWE low to FMC_D[15-0] valid      | -                     | 2.5                   |      |
| T <sub>h(NWE-D)</sub>   | FMC_NWE high to FMC_D[15-0] invalid   | 3T <sub>HCLK</sub> -4 | -                     | ns   |
| T <sub>d(D-NWE)</sub>   | FMC_D[15-0] valid before FMC_NWE high | 5T <sub>HCLK</sub> -3 | -                     | 115  |
| T <sub>d(NCE_NWE)</sub> | FMC_NCE valid before FMC_NWE low      | -                     | 3T <sub>HCLK</sub> +1 |      |
| T <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid       | 2T <sub>HCLK</sub> -2 | -                     |      |

1. CL = 30 pF.

2. Guaranteed by characterization results.



### 6.3.30 SWPMI characteristics

The Single Wire Protocol Master Interface (SWPMI) and the associated SWPMI\_IO transceiver are compliant with the ETSI TS 102 613 technical specification.

| Symbol                | Parameter                    | Conditions                                              | Min | Тур | Max | Unit |
|-----------------------|------------------------------|---------------------------------------------------------|-----|-----|-----|------|
| t <sub>SWPSTART</sub> | SWPMI regulator startup time | SWP Class B<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3,3V | -   | -   | 300 | μs   |
| t                     | SWP bit duration             | V <sub>CORE</sub> voltage range 1                       | 500 | -   | -   | ns   |
| ISWPBIT               |                              | V <sub>CORE</sub> voltage range 2                       | 620 | -   | -   | 115  |

Table 119. SWPMI electrical characteristics<sup>(1)</sup>

1. Guaranteed by design.

232/258



## 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

### 7.1 LQFP144 package information



Figure 53. LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package outline



| Symbol |        | millimeters |        |        | inches <sup>(1)</sup> |        |
|--------|--------|-------------|--------|--------|-----------------------|--------|
| Symbol | Min    | Тур         | Мах    | Min    | Тур                   | Мах    |
| А      | -      | -           | 1.600  | -      | -                     | 0.0630 |
| A1     | 0.050  | -           | 0.150  | 0.0020 | -                     | 0.0059 |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531 | 0.0551                | 0.0571 |
| b      | 0.170  | 0.220       | 0.270  | 0.0067 | 0.0087                | 0.0106 |
| С      | 0.090  | -           | 0.200  | 0.0035 | -                     | 0.0079 |
| D      | 21.800 | 22.000      | 22.200 | 0.8583 | 0.8661                | 0.8740 |
| D1     | 19.800 | 20.000      | 20.200 | 0.7795 | 0.7874                | 0.7953 |
| D3     | -      | 17.500      | -      | -      | 0.6890                | -      |
| E      | 21.800 | 22.000      | 22.200 | 0.8583 | 0.8661                | 0.8740 |
| E1     | 19.800 | 20.000      | 20.200 | 0.7795 | 0.7874                | 0.7953 |
| E3     | -      | 17.500      | -      | -      | 0.6890                | -      |
| е      | -      | 0.500       | -      | -      | 0.0197                | -      |
| L      | 0.450  | 0.600       | 0.750  | 0.0177 | 0.0236                | 0.0295 |
| L1     | -      | 1.000       | -      | -      | 0.0394                | -      |
| k      | 0°     | 3.5°        | 7°     | 0°     | 3.5°                  | 7°     |
| CCC    | -      | -           | 0.080  | -      | -                     | 0.0031 |

| Table 120. LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package |
|------------------------------------------------------------------------|
| mechanical data                                                        |

1. Values in inches are converted from mm and rounded to 4 decimal digits.







1. Dimensions are expressed in millimeters.



### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.



### 7.2 UFBGA132 package information



Figure 56. UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array package outline

1. Drawing is not to scale.

| Table 121. UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array |
|--------------------------------------------------------------------------------|
| package mechanical data                                                        |

| Symbol | millimeters |       |       |        | inches <sup>(1)</sup> |        |
|--------|-------------|-------|-------|--------|-----------------------|--------|
| Symbol | Min         | Тур   | Max   | Min    | Тур                   | Мах    |
| А      | -           | -     | 0.600 | -      | -                     | 0.0236 |
| A1     | -           | -     | 0.110 | -      | -                     | 0.0043 |
| A2     | -           | 0.450 | -     | -      | 0.0177                | -      |
| A3     | -           | 0.130 | -     | -      | 0.0051                | -      |
| A4     | -           | 0.320 | -     | -      | 0.0126                | -      |
| b      | 0.240       | 0.290 | 0.340 | 0.0094 | 0.0114                | 0.0134 |
| D      | 6.850       | 7.000 | 7.150 | 0.2697 | 0.2756                | 0.2815 |
| D1     | -           | 5.500 | -     | -      | 0.2165                | -      |
| E      | 6.850       | 7.000 | 7.150 | 0.2697 | 0.2756                | 0.2815 |
| E1     | -           | 5.500 | -     | -      | 0.2165                | -      |



| Table 121. UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array |
|--------------------------------------------------------------------------------|
| package mechanical data (continued)                                            |

| Symbol | millimeters |       |     |     | inches <sup>(1)</sup> |     |
|--------|-------------|-------|-----|-----|-----------------------|-----|
| Symbol | Min         | Тур   | Мах | Min | Тур                   | Мах |
| е      | -           | 0.500 | -   | -   | 0.0197                | -   |
| Z      | -           | 0.750 | -   | -   | 0.0295                | -   |
| ddd    | -           | 0.080 | -   | -   | 0.0031                | -   |
| eee    | -           | 0.150 | -   | -   | 0.0059                | -   |
| fff    | -           | 0.050 | -   | -   | 0.0020                | -   |

1. Values in inches are converted from mm and rounded to 4 decimal digits.





### Table 122. UFBGA132 recommended PCB design rules (0.5 mm pitch BGA)

| Dimension         | Recommended values                                               |
|-------------------|------------------------------------------------------------------|
| Pitch             | 0.5 mm                                                           |
| Dpad              | 0.280 mm                                                         |
| Dsm               | 0.370 mm typ. (depends on the soldermask registration tolerance) |
| Stencil opening   | 0.280 mm                                                         |
| Stencil thickness | Between 0.100 mm and 0.125 mm                                    |
| Pad trace width   | 0.100 mm                                                         |
| Ball diameter     | 0.280 mm                                                         |



### **Device marking**

The following figure gives an example of topside marking orientation versus ball A1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



Figure 58. UFBGA132 marking (package top view)

 Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.



## 7.3 LQFP100 package information

Figure 59. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline



1. Drawing is not to scale.

| Table 123. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package |
|------------------------------------------------------------------------|
| mechanical data                                                        |

| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|--------|-----------------------|--------|--------|
| Symbol | Min         | Тур    | Max    | Min                   | Тур    | Мах    |
| А      | -           | -      | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -      | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1     | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3     | -           | 12.000 | -      | -                     | 0.4724 | -      |
| E      | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |



| meenamear data (continued) |             |        |        |                       |        |        |
|----------------------------|-------------|--------|--------|-----------------------|--------|--------|
| Cumhal                     | millimeters |        |        | inches <sup>(1)</sup> |        |        |
| Symbol                     | Min         | Тур    | Мах    | Min                   | Тур    | Мах    |
| E1                         | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3                         | -           | 12.000 | -      | -                     | 0.4724 | -      |
| е                          | -           | 0.500  | -      | -                     | 0.0197 | -      |
| L                          | 0.450       | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1                         | -           | 1.000  | -      | -                     | 0.0394 | -      |
| k                          | 0.0°        | 3.5°   | 7.0°   | 0.0°                  | 3.5°   | 7.0°   |
| CCC                        | -           | -      | 0.080  | -                     | -      | 0.0031 |

## Table 123. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.



## Figure 60. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint

1. Dimensions are expressed in millimeters.

### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





Figure 61. LQFP100 marking (package top view)

 Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.



### 7.4 WLCSP72 package information



Figure 62. WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip scale package outline

1. Drawing is not to scale.

| Table 124. WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chip |
|---------------------------------------------------------------------------------|
| scale package mechanical data                                                   |

| Symbol            | millimeters |        |        |        | inches <sup>(1)</sup> |        |
|-------------------|-------------|--------|--------|--------|-----------------------|--------|
| Symbol            | Min         | Тур    | Max    | Min    | Тур                   | Max    |
| А                 | 0.525       | 0.555  | 0.585  | 0.0207 | 0.0219                | 0.0230 |
| A1                | -           | 0.175  | -      | -      | 0.0069                | -      |
| A2                | -           | 0.380  | -      | -      | 0.0150                | -      |
| A3 <sup>(2)</sup> | -           | 0.025  | -      | -      | 0.0010                | -      |
| b <sup>(3)</sup>  | 0.220       | 0.250  | 0.280  | 0.0087 | 0.0098                | 0.0110 |
| D                 | 4.3734      | 4.4084 | 4.4434 | 0.1722 | 0.1736                | 0.1749 |
| E                 | 3.7244      | 3.7594 | 3.7944 | 0.1466 | 0.1480                | 0.1494 |
| е                 | -           | 0.400  | -      | -      | 0.0157                | -      |
| e1                | -           | 3.200  | -      | -      | 0.1260                | -      |
| e2                | -           | 3.200  | -      | -      | 0.1260                | -      |
| F                 | -           | 0.6042 | -      | -      | 0.0238                | -      |
| G                 | -           | 0.2797 | -      | -      | 0.0110                | -      |



# Table 124. WLCSP72 - 72-ball, 4.4084 x 3.7594 mm, 0.4 mm pitch wafer level chipscale package mechanical data (continued)

| Symbol | millimeters |       |     |     | inches <sup>(1)</sup> |     |
|--------|-------------|-------|-----|-----|-----------------------|-----|
| Symbol | Min         | Тур   | Max | Min | Тур                   | Max |
| aaa    | -           | 0.100 | -   | -   | 0.0039                | -   |
| bbb    | -           | 0.100 | -   | -   | 0.0039                | -   |
| CCC    | -           | 0.100 | -   | -   | 0.0039                | -   |
| ddd    | -           | 0.050 | -   | -   | 0.0020                | -   |
| eee    | -           | 0.050 | -   | -   | 0.0020                | -   |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.





### Table 125. WLCSP72 recommended PCB design rules (0.4 mm pitch BGA)

| Dimension         | Recommended values                                                |
|-------------------|-------------------------------------------------------------------|
| Pitch             | 0.4 mm                                                            |
| Dpad              | 0.225 mm                                                          |
| Dsm               | 0.290 mm typ. (depends on the solder mask registration tolerance) |
| Stencil opening   | 0.250 mm                                                          |
| Stencil thickness | 0.100 mm                                                          |

### **Device marking**

The following figure gives an example of topside marking orientation versus ball A1 identifier location.



Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



Figure 64. WLCSP72 marking (package top view)

 Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.



## 7.5 LQFP64 package information

Figure 65. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline



1. Drawing is not to scale.

| Table 126. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat |
|--------------------------------------------------------------|
| package mechanical data                                      |

| Symbol | millimeters |        |       |               | inches <sup>(1)</sup> |        |
|--------|-------------|--------|-------|---------------|-----------------------|--------|
| Symbol | Min         | Тур    | Мах   | Min Typ       |                       | Max    |
| А      | -           | -      | 1.600 | -             | -                     | 0.0630 |
| A1     | 0.050       | -      | 0.150 | 0 0.0020 -    |                       | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450 | 0.0531 0.0551 |                       | 0.0571 |
| b      | 0.170       | 0.220  | 0.270 | 0.0067        | 0.0087                | 0.0106 |
| С      | 0.090       | -      | 0.200 | 0.0035        | -                     | 0.0079 |
| D      | -           | 12.000 | -     | -             | 0.4724                | -      |
| D1     | -           | 10.000 | -     | -             | 0.3937                | -      |
| D3     | -           | 7.500  | -     | - 0.2953      |                       | -      |
| Е      | -           | 12.000 | -     | -             | 0.4724                | -      |
| E1     | -           | 10.000 | -     | -             | 0.3937                | -      |

246/258



| Symbol | millimeters |         |       | inches <sup>(1)</sup> |          |        |  |
|--------|-------------|---------|-------|-----------------------|----------|--------|--|
| Symbol | Min         | Тур Мах |       | Min Typ               |          | Max    |  |
| E3     | -           | 7.500   | -     | -                     | 0.2953   | -      |  |
| е      | -           | 0.500   | -     | -                     | 0.0197 - |        |  |
| К      | 0°          | 3.5°    | 7°    | 0°                    | 3.5° 7°  |        |  |
| L      | 0.450       | 0.600   | 0.750 | 0.0177                | 0.0236   | 0.0295 |  |
| L1     | -           | 1.000   | -     | -                     | 0.0394   | -      |  |
| CCC    | -           | -       | 0.080 | -                     | -        | 0.0031 |  |

# Table 126. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 66. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package



1. Dimensions are expressed in millimeters.

### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





Figure 67. LQFP64 marking (package top view)

Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity. 1.

248/258



### 7.6 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 22: General operating conditions*.

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, may be calculated using the following equation:

$$T_J max = T_A max + (P_D max x \Theta_{JA})$$

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of all I<sub>DDXXX</sub> and V<sub>DDXXX</sub>, expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I/O}} \max = \Sigma \left( \mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}} \right) + \Sigma \left( (\mathsf{V}_{\mathsf{DDIOx}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}} \right),$ 

taking into account the actual V<sub>OL</sub> / I<sub>OL</sub> and V<sub>OH</sub> / I<sub>OH</sub> of the I/Os at low and high level in the application.

| Symbol        | Parameter                                                                                                                   | Value | Unit |
|---------------|-----------------------------------------------------------------------------------------------------------------------------|-------|------|
|               | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch                                                   | 45    |      |
|               | Thermal resistance junction-ambient<br>LQFP100 - 14 × 14mm                                                                  | 42    |      |
| $\Theta_{JA}$ | Thermal resistance junction-ambient<br>LQFP144 - 20 × 20 mm32°CThermal resistance junction-ambient<br>UFBGA132 - 7 × 7 mm55 |       | °C/W |
|               |                                                                                                                             |       |      |
|               | Thermal resistance junction-ambient<br>WLCSP72                                                                              | 46    |      |

Table 127. Package thermal characteristics

### 7.6.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

### 7.6.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Ordering information*.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature.

As applications do not commonly use the STM32L486xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application.



The following examples show how to calculate the temperature range needed for a given application.

#### Example 1: High-performance application

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax} = 82$  °C (measured according to JESD51-2), I<sub>DDmax</sub> = 50 mA, V<sub>DD</sub> = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub>= 0.4 V and maximum 8 I/Os used at the same time in output at low level with I<sub>OL</sub> = 20 mA, V<sub>OL</sub>= 1.3 V

P<sub>INTmax</sub> = 50 mA × 3.5 V= 175 mW

P<sub>IOmax</sub> = 20 × 8 mA × 0.4 V + 8 × 20 mA × 1.3 V = 272 mW

This gives:  $P_{INTmax}$  = 175 mW and  $P_{IOmax}$  = 272 mW:

```
P<sub>Dmax</sub> = 175 + 272 = 447 mW
```

Using the values obtained in *Table 127*  $T_{Jmax}$  is calculated as follows:

For LQFP64, 45 °C/W

T<sub>Jmax</sub> = 82 °C + (45 °C/W × 447 mW) = 82 °C + 20.115 °C = 102.115 °C

This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$  °C) see Section 8: Ordering information.

In this case, parts must be ordered at least with the temperature range suffix 6 (see Part numbering).

Note:

With this given *P<sub>Dmax</sub>* we can find the *T<sub>Amax</sub>* allowed for a given device temperature range (order code suffix 6 or 7).

Suffix 6:  $T_{Amax} = T_{Jmax} - (45^{\circ}C/W \times 447 \text{ mW}) = 105\text{-}20.115 = 84.885 ^{\circ}C$ Suffix 7:  $T_{Amax} = T_{Jmax} - (45^{\circ}C/W \times 447 \text{ mW}) = 125\text{-}20.115 = 104.885 ^{\circ}C$ 

### **Example 2: High-temperature application**

Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature  $T_J$  remains within the specified range.

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax}$  = 100 °C (measured according to JESD51-2), I<sub>DDmax</sub> = 20 mA, V<sub>DD</sub> = 3.5 V, maximum 20 I/Os used at the same time in output at low level with I<sub>OL</sub> = 8 mA, V<sub>OL</sub> = 0.4 V

P<sub>INTmax</sub> = 20 mA × 3.5 V= 70 mW

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW:

P<sub>Dmax</sub> = 70 + 64 = 134 mW

Thus: P<sub>Dmax</sub> = 134 mW

Using the values obtained in *Table 127* T<sub>Jmax</sub> is calculated as follows:

For LQFP64, 45 °C/W

T<sub>.lmax</sub> = 100 °C + (45 °C/W × 134 mW) = 100 °C + 6.03 °C = 106.03 °C

This is above the range of the suffix 6 version parts ( $-40 < T_{J} < 105 \text{ °C}$ ).



250/258

In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Ordering information*) unless we reduce the power dissipation in order to be able to use suffix 6 parts.

Refer to *Figure 68* to select the required temperature range (suffix 6 or 7) according to your ambient temperature or power requirements.







## 8 Ordering information

| Device family   STM32 = ARM <sup>®</sup> based 32-bit microcontroller   Product type   L = ultra-low-power   Device subfamily   486: STM32L486xx   Pin count   R = 64 pins   J = 72 pins   V = 100 pins   Q = 132 pins   Z = 144 pins   Flash memory size   G = 1 MB of Flash memory   Package   T = LQFP ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   S = Industrial temperature range, -40 to 85 °C (105 °C junction)   7 = Industrial temperature range, -40 to 105 °C (125 °C junction)   3 = Industrial temperature range, -40 to 125 °C (130 °C junction)   Device subtamily   Device subfamily   Device subfamily   Device subfamily   Package   T = LQFP ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   Device subfamily   Device subfamily   Device subfamily   Device subfamily   Device subfamily   Blank = Standard production with integrated LDO   P = Dedicated pinout supporting external SMPS   OptionSpecific package   I = Specific material used <sup>(1)</sup> | Table 128. STM32L486xx o                              | ordering i  | nforn  | nation | sch | neme | e |   |   |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------|--------|--------|-----|------|---|---|---|----|
| STM32 = ARM <sup>®</sup> based 32-bit microcontroller   Product type   L = ultra-low-power   Device subfamily   486: STM32L486xx   Pin count   R = 64 pins   J = 72 pins   V = 100 pins   Q = 132 pins   Z = 144 pins   Flash memory size   G = 1 MB of Flash memory   Package   T = LOFP ECOPACK <sup>®</sup> 2   T = UFBGA ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   Temperature range   6 = Industrial temperature range, -40 to 85 °C (105 °C junction)   7 = industrial temperature range, -40 to 125 °C (junction)   3 = Industrial temperature range, -40 to 125 °C (i30 °C junction)   Option   Blank = Standard production with integrated LDO   P = Dedicated pinout supporting external SMPS   OptionSpecific package   I = Specific material used <sup>(1)</sup> Blank = Standard                                                                                                                                                                                                                                                                 | Example:                                              | STM32       | L      | 486    | R   | G    | Т | 6 | Ρ | רו |
| Product type         L = ultra-low-power         Device subfamily         486: STM32L486xx         Pin count         R = 64 pins         J = 72 pins         V = 100 pins         Q = 132 pins         Z = 144 pins         Flash memory size         G = 1 MB of Flash memory         Package         T = LQFP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Tendustrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 125 °C (130 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with Integrated LDO         P = Dedicated pinout supporting external SMPS         Optionsectific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                          | Device family                                         |             |        |        |     |      |   |   |   |    |
| L = ultra-low-power  Device subfamily  486: STM32L486xx  Pin count R = 64 pins J = 72 pins V = 100 pins Q = 132 pins Z = 144 pins  Flash memory size G = 1 MB of Flash memory  Package T = LQFP ECOPACK <sup>®</sup> 2 I = UFBGA ECOPACK <sup>®</sup> 2 I = UFBGA ECOPACK <sup>®</sup> 2 Y = CSP ECOPACK <sup>®</sup> 2 Temperature range 6 = Industrial temperature range, -40 to 85 °C (105 °C junction) 7 = Industrial temperature range, -40 to 105 °C (125 °C junction) 3 = Industrial temperature range, -40 to 125 °C (130 °C junction) Option Blank = Standard production with integrated LDO P = Dedicated pinout supporting external SMPS OptionSpecific package I = Specific material used <sup>(1)</sup> Blank = Standard Packing                                                                                                                                                                                                                                                                                                                                 | STM32 = ARM <sup>®</sup> based 32-bit microcontroller |             |        |        |     |      |   |   |   |    |
| Device subfamily         486: STM32L486xx         Pin count         R = 64 pins         J = 72 pins         V = 100 pins         Q = 132 pins         Z = 144 pins         Flash memory size         G = 1 MB of Flash memory         Package         T = LQFP ECOPACK <sup>®</sup> 2         I = UFBGA ECOPACK <sup>®</sup> 2         Temperature range         6 = Industrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 105 °C (125 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                                          | Product type                                          |             |        |        |     |      |   |   |   |    |
| 4486: STM32L486xx         Pin count         R = 64 pins         J = 72 pins         V = 100 pins         Q = 132 pins         Z = 144 pins         Flash memory size         G = 1 MB of Flash memory         Package         T = LQFP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Temperature range         6 = Industrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 125 °C (125 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                             | L = ultra-low-power                                   |             |        |        |     |      |   |   |   |    |
| 4486: STM32L486xx         Pin count         R = 64 pins         J = 72 pins         V = 100 pins         Q = 132 pins         Z = 144 pins         Flash memory size         G = 1 MB of Flash memory         Package         T = LQFP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Temperature range         6 = Industrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 125 °C (125 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                             | Device subfamily                                      |             |        |        |     |      |   |   |   |    |
| Pin count<br>R = 64 pins<br>J = 72 pins<br>V = 100 pins<br>Q = 132 pins<br>Z = 144 pins<br>Flash memory size<br>G = 1 MB of Flash memory<br>Package<br>T = LQFP ECOPACK <sup>®</sup> 2<br>T = LQFP ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Temperature range<br>6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 125 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Coption<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                    |                                                       |             |        |        |     |      |   |   |   |    |
| R = 64 pins<br>J = 72 pins<br>V = 100 pins<br>Q = 132 pins<br>Z = 144 pins<br>Flash memory size<br>G = 1 MB of Flash memory<br>Package<br>T = LQFP ECOPACK <sup>®</sup> 2<br>I = UFBGA ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Temperature range<br>6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 125 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>0 ption<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>0 ptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                      | 400. 311032140022                                     |             |        |        |     |      |   |   |   |    |
| J = 72 pins<br>V = 100 pins<br>Q = 132 pins<br>Z = 144 pins<br>Flash memory size<br>G = 1 MB of Flash memory<br>Package<br>T = LQFP ECOPACK <sup>®</sup> 2<br>I = UFBGA ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Temperature range<br>6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 105 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Defion<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                  | Pin count                                             |             |        |        |     |      |   |   |   |    |
| V = 100 pins<br>Q = 132 pins<br>Z = 144 pins<br>Flash memory size<br>G = 1 MB of Flash memory<br>Package<br>T = LQFP ECOPACK <sup>®</sup> 2<br>I = UFBGA ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Temperature range<br>6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 105 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>0 ption<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>0 ptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                                                    | R = 64 pins                                           |             |        |        |     |      |   |   |   |    |
| Q = 132 pins   Z = 144 pins   Flash memory size G = 1 MB of Flash memory Package T = LQFP ECOPACK <sup>®</sup> 2 I = UFBGA ECOPACK <sup>®</sup> 2 Y = CSP ECOPACK <sup>®</sup> 2 Y = CSP ECOPACK <sup>®</sup> 2 Temperature range 6 = Industrial temperature range, -40 to 85 °C (105 °C junction) 7 = Industrial temperature range, -40 to 105 °C (125 °C junction) 3 = Industrial temperature range, -40 to 125 °C (130 °C junction) Option Blank = Standard production with integrated LDO P = Dedicated pinout supporting external SMPS OptionSpecific package I = Specific material used <sup>(1)</sup> Blank = Standard Packing                                                                                                                                                                                                                                                                                                                                                                                                                                         | J = 72 pins                                           |             |        |        |     |      |   |   |   |    |
| Z = 144 pins   Flash memory size   G = 1 MB of Flash memory   Package   T = LQFP ECOPACK®2   I = UFBGA ECOPACK®2   Y = CSP ECOPACK®2   Temperature range   6 = Industrial temperature range, -40 to 85 °C (105 °C junction)   7 = Industrial temperature range, -40 to 105 °C (125 °C junction)   3 = Industrial temperature range, -40 to 125 °C (130 °C junction)   Option   Blank = Standard production with integrated LDO   P = Dedicated pinout supporting external SMPS   OptionSpecific package   I = Specific material used <sup>(1)</sup> Blank = Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V = 100 pins                                          |             |        |        |     |      |   |   |   |    |
| Flash memory size         G = 1 MB of Flash memory         Package         T = LQFP ECOPACK <sup>®</sup> 2         I = UFBGA ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Temperature range         6 = Industrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 105 °C (125 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                                                                                                                                                                              | Q = 132 pins                                          |             |        |        |     |      |   |   |   |    |
| G = 1 MB of Flash memory   Package   T = LQFP ECOPACK <sup>®</sup> 2   I = UFBGA ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   Temperature range   6 = Industrial temperature range, -40 to 85 °C (105 °C junction)   7 = Industrial temperature range, -40 to 105 °C (125 °C junction)   3 = Industrial temperature range, -40 to 125 °C (130 °C junction)   0ption   Blank = Standard production with integrated LDO   P = Dedicated pinout supporting external SMPS   0ptionSpecific package   I = Specific material used <sup>(1)</sup> Blank = Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Z = 144 pins                                          |             |        |        |     |      |   |   |   |    |
| G = 1 MB of Flash memory   Package   T = LQFP ECOPACK <sup>®</sup> 2   I = UFBGA ECOPACK <sup>®</sup> 2   Y = CSP ECOPACK <sup>®</sup> 2   Temperature range   6 = Industrial temperature range, -40 to 85 °C (105 °C junction)   7 = Industrial temperature range, -40 to 105 °C (125 °C junction)   3 = Industrial temperature range, -40 to 125 °C (130 °C junction)   0ption   Blank = Standard production with integrated LDO   P = Dedicated pinout supporting external SMPS   0ptionSpecific package   I = Specific material used <sup>(1)</sup> Blank = Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Elash momony size                                     |             |        |        |     |      |   |   |   |    |
| Package         T = LQFP ECOPACK <sup>®</sup> 2         I = UFBGA ECOPACK <sup>®</sup> 2         Y = CSP ECOPACK <sup>®</sup> 2         Temperature range         6 = Industrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 105 °C (125 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                       |             |        |        |     |      |   |   |   |    |
| T = LQFP ECOPACK <sup>®</sup> 2<br>I = UFBGA ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Temperature range<br>6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 105 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Option<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | G - T MB OF Flash memory                              |             |        |        |     |      |   |   |   |    |
| I = UFBGA ECOPACK <sup>®</sup> 2<br>Y = CSP ECOPACK <sup>®</sup> 2<br>Temperature range<br>6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 105 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Option<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Package                                               |             |        |        |     |      |   |   |   |    |
| Y = CSP ECOPACK <sup>®</sup> 2 Temperature range 6 = Industrial temperature range, -40 to 85 °C (105 °C junction) 7 = Industrial temperature range, -40 to 105 °C (125 °C junction) 3 = Industrial temperature range, -40 to 125 °C (130 °C junction) Option Blank = Standard production with integrated LDO P = Dedicated pinout supporting external SMPS OptionSpecific package I = Specific material used <sup>(1)</sup> Blank = Standard Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T = LQFP ECOPACK <sup>®</sup> 2                       |             |        |        |     |      |   |   |   |    |
| Temperature range         6 = Industrial temperature range, -40 to 85 °C (105 °C junction)         7 = Industrial temperature range, -40 to 105 °C (125 °C junction)         3 = Industrial temperature range, -40 to 125 °C (130 °C junction)         Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I = UFBGA ECOPACK <sup>®</sup> 2                      |             |        |        |     |      |   |   |   |    |
| 6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 105 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Option<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Y = CSP ECOPACK <sup>®</sup> 2                        |             |        |        |     |      |   |   |   |    |
| 6 = Industrial temperature range, -40 to 85 °C (105 °C junction)<br>7 = Industrial temperature range, -40 to 105 °C (125 °C junction)<br>3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Option<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Temperature range                                     |             |        |        |     |      |   |   |   |    |
| 3 = Industrial temperature range, -40 to 125 °C (130 °C junction)<br>Option<br>Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br>OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                       | 05 °C junct | tion)  |        |     |      |   |   |   |    |
| Option         Blank = Standard production with integrated LDO         P = Dedicated pinout supporting external SMPS         OptionSpecific package         I = Specific material used <sup>(1)</sup> Blank = Standard         Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7 = Industrial temperature range, -40 to 105 °C (     | 125 °C june | ction) |        |     |      |   |   |   |    |
| Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br><b>OptionSpecific package</b><br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br><b>Packing</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3 = Industrial temperature range, -40 to 125 °C (     | 130 °C june | ction) |        |     |      |   |   |   |    |
| Blank = Standard production with integrated LDO<br>P = Dedicated pinout supporting external SMPS<br><b>OptionSpecific package</b><br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br><b>Packing</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Option                                                |             |        |        |     |      |   |   |   |    |
| OptionSpecific package<br>I = Specific material used <sup>(1)</sup><br>Blank = Standard<br>Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                       | )           |        |        |     |      |   |   |   |    |
| I = Specific material used <sup>(1)</sup><br>Blank = Standard<br><b>Packing</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P = Dedicated pinout supporting external SMPS         |             |        |        |     |      |   |   |   |    |
| I = Specific material used <sup>(1)</sup><br>Blank = Standard<br><b>Packing</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OptionSpecific package                                |             |        |        |     |      |   |   |   |    |
| Blank = Standard Packing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I = Specific material used <sup>(1)</sup>             |             |        |        |     |      |   |   |   | 1  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Blank = Standard                                      |             |        |        |     |      |   |   |   |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                       |             |        |        |     |      |   |   |   |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                       |             |        |        |     |      |   |   |   |    |

xxx = programmed parts

1. This option is available only on STM32L486RGT6ITR part number under specific ordering conditions. Contact your nearest ST sales office for availability.



## 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29-May-2015 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12-Jun-2015 | 2        | Updated Table 16: STM32L486xx pin definitions and Table 84: COMP characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 18-Sep-2015 | 3        | <ul> <li>Changed alternate function pin name "SWDAT" into<br/>"SWDIO" in all the document.</li> <li>Updated Section 3.9.1: Power supply schemes.</li> <li>Updated Section 3.15.1: Temperature sensor.</li> <li>In all Section 6: Electrical characteristics, renamed table<br/>footnotes related to test and characterization.</li> <li>Added Note 2.</li> <li>Updated Table 51: Low-power mode wakeup timings.</li> <li>Updated Table 52: Regulator modes transition times.</li> <li>Updated Table 52: HSI16 oscillator characteristics.</li> <li>Added Table 55: HSI16 frequency versus temperature.</li> <li>Updated Table 59: MSI oscillator characteristics.</li> <li>Updated Table 69: //O current injection susceptibility.</li> <li>Removed first Note in Table 70: I/O static<br/>characteristics.</li> <li>Updated Table 75: ADC characteristics.</li> <li>Updated Table 77: ADC accuracy - limited test<br/>conditions 1.</li> <li>Added Table 78: ADC accuracy - limited test conditions<br/>2.</li> <li>Added Table 79: ADC accuracy - limited test conditions<br/>3.</li> <li>Added Table 80: ADC accuracy - limited test conditions<br/>4.</li> <li>Updated Table 82: DAC accuracy.</li> <li>Updated Table 83: VREFBUF characteristics.</li> <li>Updated Table 80: ADC accuracy.</li> <li>Updated Table 80: Quad SPI characteristics.</li> <li>Updated Table 96: Quad SPI characteristics in DDR<br/>mode.</li> <li>Updated Table 97: QUADSPI characteristics in DDR<br/>mode.</li> <li>Updated Table 97: QUADSPI characteristics.</li> <li>Updated Table 97: QUADSPI characteristics.</li> <li>Updated Table 97: QUADSPI characteristics.</li> <li>Updated Table 97: QUADSPI characteristics in DDR<br/>mode.</li> <li>Updated Table 97: QUADSPI characteristics in DDR<br/>mode.</li> <li>Updated Table 97: QUADSPI characteristics in DDR<br/>mode.</li> <li>Updated Table 97: QUADSPI characteristics.</li> <li>Updated Table 97: LYEFGA132 package information.</li> <li>Updated Table 67: LYE</li></ul> |

### Table 129. Document revision history



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04-Dec-2015 | 4        | In all the document:<br>- Stop 1 with main regulator becomes Stop 0<br>- Stop 1 with low-power regulator remains as Stop 1.<br>In Section 4: Pinouts and pin description:<br>- PC14/OSC32_IN becomes PC14-OSC32_IN (PC14)<br>- PC15/OSC32_OUT becomes PC15-OSC32_OUT<br>(PC15)<br>- PH0/OSC_IN becomes PH0-OSC_IN (PH0)<br>- PH1/OSC_OUT becomes PH1-OSC_OUT (PH1)<br>- PA13 becomes PA13 (JTMS-SWDIO)<br>- PA14 becomes PA14 (JTCK-SWCLK)<br>- PA15 becomes PA15 (JTDI)<br>- PB3 becomes PB3 (JTDO-TRACESWO)<br>- PB4 becomes PB4 (NJTRST).<br>Added Table 13: STM32L486xx USART/UART/LPUART<br>features.<br>Added Note 5.<br>Updated Table 25: Embedded internal voltage<br>reference.<br>Updated Table 34: Current consumption in Stop 2 mode.<br>Updated Table 35: Current consumption in Stop 1 mode.<br>Updated Table 47: Current consumption in Stop 0 mode.<br>Updated Table 48: Current consumption in Stop 0 mode.<br>Updated Table 49: Current consumption in Studown<br>mode.<br>Updated Table 51: Low-power mode wakeup timings.<br>Added Figure 20: VREFINT versus temperature.<br>Updated Table 70: I/O static characteristics.<br>Updated Table 81: DAC characteristics.<br>Updated Table 121: UFBGA132 - 132-ball, 7 x 7 mm<br>ultra thin fine pitch ball grid array package outline. |
| 17-Jun-2016 | 5        | data.         Replaced DFSDM by DFSDM1 in many places within the document.         Added -: IRTIM (Infrared interface) and updated number of maskable interrupts on cover page.         Added IRTIM in Table 6: STM32L486xx peripherals interconnect matrix.         Updated number of maskable interrupts and edge detector lines in Section 3.14: Interrupts and events.         Added Figure 4: Voltage reference buffer.         Added Section 3.25.5: Infrared interface (IRTIM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Table 129. Document revision history (continued) |
|--------------------------------------------------|
|--------------------------------------------------|

254/258



| Date        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Jun-2016 | 5<br>(continued) | <ul> <li>Updated Section 3.28: Universal<br/>synchronous/asynchronous receiver transmitter<br/>(USART).</li> <li>Updated footnotes of Table 21: Current characteristics.</li> <li>Added Table 33: Typical current consumption in Run<br/>and Low-power run modes, with different codes running<br/>from Flash, ART enable (Cache ON Prefetch OFF).</li> <li>Updated Table 52: Low-power mode wakeup timings.</li> <li>Added Table 54: Wakeup time using USART/LPUART.</li> <li>Updated OPAMPx_VINM in Table 70: I/O static<br/>characteristics.</li> <li>Added footnote to Figure 27: Recommended NRST pin<br/>protection.</li> <li>Updated Table 75: Analog switches booster<br/>characteristics.</li> <li>Updated footnotes of Figure 29: Typical connection<br/>diagram using the ADC.</li> <li>Updated footnotes of Table 84: VREFBUF<br/>characteristics.</li> <li>Updated Table 86: OPAMP characteristics.</li> <li>Added Section 6.3.30: SWPMI characteristics.</li> <li>Updated Table 128: STM32L486xx ordering information<br/>scheme.</li> </ul>                                     |
| 06-Jul-2017 | 6                | <ul> <li>Added:</li> <li>Table 10: DFSDM1 implementation</li> <li>Figure 6: STM32L486Zx, external SMPS device,<br/>LQFP144 pinout<sup>(1)</sup></li> <li>Figure 10: STM32L486Jx, external SMPS device,<br/>WLCSP72 ballout<sup>(1)</sup></li> <li>Figure 12: STM32L486Rx, external SMPS device,<br/>LQFP64 pinout<sup>(1)</sup></li> <li>Table 28: Current consumption in Run modes, code<br/>with data processing running from Flash, ART enable<br/>(Cache ON Prefetch OFF) and power supplied by<br/>external SMPS (VDD12 = 1.10 V)</li> <li>Table 30: Current consumption in Run modes, code<br/>with data processing running from Flash, ART disable<br/>and power supplied by external SMPS (VDD12 =<br/>1.10 V)</li> <li>Table 32: Current consumption in Run, code with data<br/>processing running from SRAM1 and power supplied<br/>by external SMPS (VDD12 = 1.10 V)</li> <li>Table 34: Typical current consumption in Run, with<br/>different codes running from Flash, ART enable<br/>(Cache ON Prefetch OFF) and power supplied by<br/>external SMPS (VDD12 = 1.10 V)</li> </ul> |

Table 129. Document revision history (continued)



| Date        | Revision                                                                                                                             | Changes                                                                                                                                                                                                        |  |                                                                                                   |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---------------------------------------------------------------------------------------------------|
|             |                                                                                                                                      | <ul> <li>Table 35: Typical current consumption in Run, with<br/>different codes running from Flash, ART enable<br/>(Cache ON Prefetch OFF) and power supplied by<br/>external SMPS (VDD12 = 1.05 V)</li> </ul> |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Table 37: Typical current consumption in Run modes,<br/>with different codes running from Flash, ART disable<br/>and power supplied by external SMPS (VDD12 =<br/>1.10 V)</li> </ul>                  |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Table 38: Typical current consumption in Run modes,<br/>with different codes running from Flash, ART disable<br/>and power supplied by external SMPS (VDD12 =<br/>1.05 V)</li> </ul>                  |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Table 40: Typical current consumption in Run mode,<br/>with different codes running from SRAM1 and power<br/>supplied by external SMPS (VDD12 = 1.10 V)</li> </ul>                                    |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Table 41: Typical current consumption in Run mode,<br/>with different codes running from SRAM1 and power<br/>supplied by external SMPS (VDD12 = 1.05 V)</li> </ul>                                    |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Table 43: Current consumption in Sleep, Flash ON<br/>and power supplied by external SMPS (VDD12 =<br/>1.10 V)</li> </ul>                                                                              |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Table 54: Wakeup time using USART/LPUART</li> </ul>                                                                                                                                                   |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Section 6.3.16: Extended interrupt and event<br/>controller input (EXTI) characteristics</li> </ul>                                                                                                   |  |                                                                                                   |
| 00 101 0017 | 6                                                                                                                                    | <ul> <li>Section 6.3.30: SWPMI characteristics</li> </ul>                                                                                                                                                      |  |                                                                                                   |
| 06-Jul-2017 | (continued)                                                                                                                          | <ul> <li>Table 104: USB BCD DC electrical characteristics</li> </ul>                                                                                                                                           |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Figure 40: USB OTG timings – definition of data signal<br/>rise and fall time</li> </ul>                                                                                                              |  |                                                                                                   |
|             |                                                                                                                                      | Sections updated:                                                                                                                                                                                              |  |                                                                                                   |
|             |                                                                                                                                      | – Section : Features                                                                                                                                                                                           |  |                                                                                                   |
|             |                                                                                                                                      | - Section 2: Description                                                                                                                                                                                       |  |                                                                                                   |
|             |                                                                                                                                      |                                                                                                                                                                                                                |  | <ul> <li>Section 3.9.1: Power supply schemes</li> <li>Section 3.9.3: Voltage regulator</li> </ul> |
|             |                                                                                                                                      | <ul> <li>Section 3.9.3. Voltage regulator</li> <li>Section 3.14.2: Extended interrupt/event controller<br/>(EXTI)</li> </ul>                                                                                   |  |                                                                                                   |
|             |                                                                                                                                      | – Section 3.25.6: Independent watchdog (IWDG)                                                                                                                                                                  |  |                                                                                                   |
|             | <ul> <li>Section 3.28: Univer<br/>receiver transmitter<br/>universal asynchron<br/>(LPUART)</li> <li>Section 3.35: Univer</li> </ul> | <ul> <li>Section 3.28: Universal synchronous/asynchronous<br/>receiver transmitter (USART)Section 3.29: Low-power<br/>universal asynchronous receiver transmitter</li> </ul>                                   |  |                                                                                                   |
|             |                                                                                                                                      | <ul> <li>Section 3.35: Universal serial bus on-the-go full-speed<br/>(OTG_FS)</li> </ul>                                                                                                                       |  |                                                                                                   |
|             |                                                                                                                                      | – Section 6.2: Absolute maximum ratings                                                                                                                                                                        |  |                                                                                                   |
|             |                                                                                                                                      | - Section 6.3.5: Supply current characteristics                                                                                                                                                                |  |                                                                                                   |
|             | – Section 6.3.18:<br>characteristics                                                                                                 | <ul> <li>Section 6.3.18: Analog-to-Digital converter<br/>characteristics</li> </ul>                                                                                                                            |  |                                                                                                   |
|             |                                                                                                                                      | - Section : USB OTG full speed (FS) characteristics                                                                                                                                                            |  |                                                                                                   |
|             |                                                                                                                                      | - Section 7: Package information                                                                                                                                                                               |  |                                                                                                   |
|             |                                                                                                                                      | – Section 8: Ordering information                                                                                                                                                                              |  |                                                                                                   |

| Table 129. Document revision history (continued) |
|--------------------------------------------------|
|--------------------------------------------------|

256/258



| Date                | Revision                     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date<br>06-Jul-2017 | Revision<br>6<br>(continued) | Changes           Tables updated:         - Table 2: STM32L486xx family device features and peripheral counts           - Table 4: STM32L486xx modes overview           - Table 16: STM32L486xx pin definitions           - Table 17: Alternate function AF0 to AF7 (for AF8 to AF15 see Table 18) to update FMC_INT3 to FMC_INT and FMC_NCE3 to FMC_NCE           - Table 20: Voltage characteristics           - Table 20: Voltage characteristics           - Table 70: I/O static characteristics           - Table 82: DAC characteristics           - Table 102: USB OTG DC electrical characteristics           - Table 103: USB OTG DC electrical characteristics           - Table 103: USB OTG DC electrical characteristics           - Table 128: STM32L486xx ordering information scheme           Figure updated:           - Figure 1: STM32L486xx block diagram           - Figure 5: UFBGA132 - 132-ball, 7 x 7 mm ultra thin fine pitch ball grid array package outline           Footnotes updated for:           - Table 2: STM32L486xx family device features and peripheral counts           - Table 2: STM32L486xx family device features and peripheral counts           - Table 2: STM32L486xx pin definitions           - Table 2: STM32L486xx pin definitions           - |

Table 129. Document revision history (continued)



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

